參數(shù)資料
型號: W972GG8JB-25
廠商: WINBOND ELECTRONICS CORP
元件分類: DRAM
英文描述: 256M X 8 DDR DRAM, 0.4 ns, PBGA60
封裝: 11 X 11.50 MM, ROHS COMPLIANT, WBGA-60
文件頁數(shù): 15/86頁
文件大小: 1466K
代理商: W972GG8JB-25
W972GG8JB
Publication Release Date: Feb. 18, 2011
- 22 -
Revision A02
7.3.8
Self Refresh Exit Command
(CKE="H", CS ="H" or CKE="H", CS ="L", RAS ="H", CAS ="H",
WE ="H", BA0, BA1, BA2, A0 to
A14=Don
t Care)
The procedure for exiting Self Refresh requires a sequence of commands. First, the clock must be
stable prior to CKE going back HIGH. Once Self Refresh Exit is registered, a delay of at least tXSNR
must be satisfied before a valid command can be issued to the device to allow for any internal refresh
in progress. CKE must remain HIGH for the entire Self Refresh exit period tXSRD for proper operation
except for self refresh re-entry.
Upon exit from Self Refresh, the DDR2 SDRAM can be put back into Self Refresh mode after waiting
at least tXSNR period and issuing one refresh command (refresh period of tRFC). NOP or Deselect
commands must be registered on each positive clock edge during the Self Refresh exit interval tXSNR.
ODT should be turned off during tXSRD.
The use of Self Refresh mode introduces the possibility that an internally timed refresh event can be
missed when CKE is raised for exit from Self Refresh mode. Upon exit from Self Refresh, the DDR2
SDRAM requires a minimum of one extra auto refresh command before it is put back into Self Refresh
mode.
7.3.9
Refresh Command
(
CS ="L", RAS ="L", CAS ="L",
WE ="H", CKE="H", BA0, BA1, BA2, A0 to A14=Dont Care)
Refresh is used during normal operation of the DDR2 SDRAM. This command is non persistent, so it
must be issued each time a refresh is required.
The refresh addressing is generated by the internal refresh controller. This makes the address bits
“Dont Care” during an Auto Refresh command. The DDR2 SDRAM requires Auto Refresh cycles at
an average periodic interval of
tREFI (max.).
When the refresh cycle has completed, all banks of the DDR2 SDRAM will be in the precharged (idle)
state. A delay between the auto refresh command (REF) and the next activate command or
subsequent auto refresh command must be greater than or equal to the auto refresh cycle time (tRFC).
To allow for improved efficiency in scheduling and switching between tasks, some flexibility in the
absolute refresh interval is provided. A maximum of eight Refresh commands can be posted to any
given DDR2 SDRAM, meaning that the maximum absolute interval between any Refresh command
and the next Refresh command is 9 x tREFI.
T0
T1
T2
T3
CLK/CLK
CKE
CMD
≥ tRP
≥ tRFC
NOP
ANY
REF
Precharge
"HIGH"
Tm
Tn
Tn + 1
Figure 13
– Refresh command
相關(guān)PDF資料
PDF描述
WF512K32-150CJC 512K X 32 FLASH 5V PROM MODULE, 150 ns, CQCC68
W73B586A-09L 32K X 18 CACHE SRAM, 9 ns, PQCC52
WS512K32-100G4TM 2M X 8 MULTI DEVICE SRAM MODULE, 100 ns, CQFP68
WS512K32-35G4M 2M X 8 MULTI DEVICE SRAM MODULE, 35 ns, CQFP68
WS512K32-35G4Q 2M X 8 MULTI DEVICE SRAM MODULE, 35 ns, CQFP68
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
W972GG8JB-25I 制造商:Winbond Electronics Corp 功能描述:IC DDR2 SDRAM 2GBIT 2.5NS 制造商:Winbond Electronics Corp 功能描述:IC DDR2 SDRAM 2GBIT 2.5NS 80WBGA
W972GG8JB-3 制造商:Winbond Electronics Corp 功能描述:DRAM Chip DDR2 SDRAM 2G-Bit 256Mx8 1.8V 60-Pin WBGA 制造商:Winbond Electronics Corp 功能描述:IC DDR2 SDRAM 2GBIT 3NS
W9751G6IB-25 功能描述:IC DDR2-800 SDRAM 512MB 84-WBGA RoHS:是 類別:集成電路 (IC) >> 存儲器 系列:- 標準包裝:1,000 系列:- 格式 - 存儲器:EEPROMs - 串行 存儲器類型:EEPROM 存儲容量:4K (512 x 8) 速度:400kHz 接口:I²C,2 線串口 電源電壓:2.7 V ~ 5.5 V 工作溫度:-40°C ~ 85°C 封裝/外殼:8-SOIC(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:8-MFP 包裝:帶卷 (TR)
W9751G6JB 制造商:WINBOND 制造商全稱:Winbond 功能描述:8M ? 4 BANKS ? 16 BIT DDR2 SDRAM
W9751G6JB-25 制造商:Winbond Electronics Corp 功能描述:512GB DDRII