參數(shù)資料
型號: MC145572
廠商: Motorola, Inc.
英文描述: ISDN U-Interface Transceiver(ISDN U接口收發(fā)器)
中文描述: 綜合業(yè)務數(shù)字網U型接口收發(fā)器(綜合業(yè)務數(shù)字網ü接口收發(fā)器)
文件頁數(shù): 44/264頁
文件大?。?/td> 2832K
代理商: MC145572
第1頁第2頁第3頁第4頁第5頁第6頁第7頁第8頁第9頁第10頁第11頁第12頁第13頁第14頁第15頁第16頁第17頁第18頁第19頁第20頁第21頁第22頁第23頁第24頁第25頁第26頁第27頁第28頁第29頁第30頁第31頁第32頁第33頁第34頁第35頁第36頁第37頁第38頁第39頁第40頁第41頁第42頁第43頁當前第44頁第45頁第46頁第47頁第48頁第49頁第50頁第51頁第52頁第53頁第54頁第55頁第56頁第57頁第58頁第59頁第60頁第61頁第62頁第63頁第64頁第65頁第66頁第67頁第68頁第69頁第70頁第71頁第72頁第73頁第74頁第75頁第76頁第77頁第78頁第79頁第80頁第81頁第82頁第83頁第84頁第85頁第86頁第87頁第88頁第89頁第90頁第91頁第92頁第93頁第94頁第95頁第96頁第97頁第98頁第99頁第100頁第101頁第102頁第103頁第104頁第105頁第106頁第107頁第108頁第109頁第110頁第111頁第112頁第113頁第114頁第115頁第116頁第117頁第118頁第119頁第120頁第121頁第122頁第123頁第124頁第125頁第126頁第127頁第128頁第129頁第130頁第131頁第132頁第133頁第134頁第135頁第136頁第137頁第138頁第139頁第140頁第141頁第142頁第143頁第144頁第145頁第146頁第147頁第148頁第149頁第150頁第151頁第152頁第153頁第154頁第155頁第156頁第157頁第158頁第159頁第160頁第161頁第162頁第163頁第164頁第165頁第166頁第167頁第168頁第169頁第170頁第171頁第172頁第173頁第174頁第175頁第176頁第177頁第178頁第179頁第180頁第181頁第182頁第183頁第184頁第185頁第186頁第187頁第188頁第189頁第190頁第191頁第192頁第193頁第194頁第195頁第196頁第197頁第198頁第199頁第200頁第201頁第202頁第203頁第204頁第205頁第206頁第207頁第208頁第209頁第210頁第211頁第212頁第213頁第214頁第215頁第216頁第217頁第218頁第219頁第220頁第221頁第222頁第223頁第224頁第225頁第226頁第227頁第228頁第229頁第230頁第231頁第232頁第233頁第234頁第235頁第236頁第237頁第238頁第239頁第240頁第241頁第242頁第243頁第244頁第245頁第246頁第247頁第248頁第249頁第250頁第251頁第252頁第253頁第254頁第255頁第256頁第257頁第258頁第259頁第260頁第261頁第262頁第263頁第264頁
MC145572
4–8
MOTOROLA
Register NR2 contains activation/deactivation control bits. All bits are cleared on Software Reset
(NR0(b3)) or Hardware Reset (RESET).
CAUTION
NR2 normally is not written to in GCI mode; if necessary, NR2 can be written to, but bits
b3 and b2 should always be written as 0 while the device is in GCI mode.
b3
b2
b1
b0
NR2
Activation Request
Deactivation Request
Superframe Update
Disable
Customer Enable
rw
rw
rw
rw
Activation Request
When this bit is set to 1 and the U–interface transceiver is in ANSI T1.601–1992 defined “Full Reset”,
the transceiver will begin an activation. The external microcontroller never needs to set this bit to 0.
The bit is internally set to 0 whenever Transparent/Activation in Progress (NR1(b0)) is set to a 1, when-
ever TL is transmitted in the LT mode, or on hardware or software reset. If the activation fails for any
reason, the Activation Request bit must be set to 1 once again to initiate another activation attempt.
The transceiver self–activates if an incoming tone is detected when in LT or NT mode. Once activation
starts, the MC145572 automatically clears this bit. Do not continuously reassert this bit. It only needs
to be set once per activation attempt.
Deactivation Request
When this bit is set to 1 in the LT mode; upon reaching Linkup = 1, the U–interface transceiver will
halt transmission and proceed to ANSI T1.601 defined “Tear Down” state H10 or J10, following three
complete superframes. The deactivation sequence can be aborted if the Deactivate Request bit is
set back to 0 prior to completion of three transmitted superframes. In NT mode, the Deactivate Request
bit is set to a 1 by the external microcontroller in response to a received
dea
bit on the M4 channel,
which indicates to the U–interface transceiver that this is a normal deactivation attempt. In this case,
the MC145572 will reactivate in the warm start mode. In NT mode, the MC145572 automatically clears
this bit upon deactivation. In LT mode, this bit is not cleared prior to starting the next activation and
must be cleared when the MC145572 is deactivated.
Superframe Update Disable
This bit tells the Superframe Framer whether or not to update the maintenance bits M40 – M47, M50,
M51, and M60, which are being transmitted with the new bits that have been loaded in the control
registers. In normal operation, this bit is always set to 0, allowing the transmitted bits to be updated
at the transmit superframe boundary with the maintenance channel data in registers BR0 and
BR2(b7:b4). The exception to this is during a deactivation in the LT mode. The transceiver can be
forced to send exactly three superframes of updated M4 channel data before it deactivates. In that
sequence of operations, the Superframe Update Disable bit is first set to 1. The M4 maintenance
bits are then written by the external microcontroller to the proper setting for deactivation. The Super-
frame Update Disable bit is set to a 0 and the Deactivate Request bit in NR2(b2) is set to a 1 by
the external microcontroller. This guarantees that the U–interface transceiver will send exactly three
superframes of updated M4 data before the activation state controller shuts everything down. Note
that Superframe Update Disable does not affect the transmitted eoc,
febe
, or
crc
maintenance bits.
Customer Enable
When this bit is set to 1, it permits the U–interface transceiver to pass 2B+D data transparently. During
the activation procedure, the Customer Enable bit normally is set to 0. Only after the U–interface trans-
ceiver has reached full–duplex operation and the
act
bits of the M4 maintenance channel have been
properly exchanged, should the Customer Enable bit be set to a 1. See BR9(b5:b4), M4 Control Bits,
for another way to achieve 2B+D data transparency.
相關PDF資料
PDF描述
MC145576 ISDN NT1(ISDN 網絡終端)
MC14557BCL 1-to-64 Bit Variable Length Shift Register
MC14557BFEL 1-to-64 Bit Variable Length Shift Register
MC14557BDWR2 RJZ Series - Econoline Unregulated DC-DC Converters; Input Voltage (Vdc): 09V; Output Voltage (Vdc): 12V; Power: 2W; 2W Single and Dual Outputs in DIP 14; 3kVDC and 4kVDC Isolation; Optional Continuous Short Circuit Protected; Custom Solutions Available; UL94V-0 Package Material; Efficiency up to 85%
MC14557 1-to-64 Bit Variable Length Shift Register
相關代理商/技術參數(shù)
參數(shù)描述
MC145572AAC 功能描述:IC TRANSCEIVER ISDN 44-LQFP RoHS:是 類別:集成電路 (IC) >> 接口 - 驅動器,接收器,收發(fā)器 系列:- 標準包裝:1,000 系列:- 類型:收發(fā)器 驅動器/接收器數(shù):2/2 規(guī)程:RS232 電源電壓:3 V ~ 5.5 V 安裝類型:表面貼裝 封裝/外殼:16-SOIC(0.295",7.50mm 寬) 供應商設備封裝:16-SOIC 包裝:帶卷 (TR)
MC145572ACR2 制造商:Rochester Electronics LLC 功能描述:- Bulk 制造商:Freescale Semiconductor 功能描述:
MC145572AEI 制造商:Rochester Electronics LLC 功能描述:- Bulk 制造商:Freescale Semiconductor 功能描述:
MC145572AFN 功能描述:IC TRANSCEIVER ISDN 44-PLCC RoHS:否 類別:集成電路 (IC) >> 接口 - 驅動器,接收器,收發(fā)器 系列:- 標準包裝:1,000 系列:- 類型:收發(fā)器 驅動器/接收器數(shù):2/2 規(guī)程:RS232 電源電壓:3 V ~ 5.5 V 安裝類型:表面貼裝 封裝/外殼:16-SOIC(0.295",7.50mm 寬) 供應商設備封裝:16-SOIC 包裝:帶卷 (TR)
MC145572APB 功能描述:IC ISDN INTERFACE TXCVER 44-LQFP RoHS:否 類別:集成電路 (IC) >> 接口 - 驅動器,接收器,收發(fā)器 系列:- 標準包裝:1,000 系列:- 類型:收發(fā)器 驅動器/接收器數(shù):2/2 規(guī)程:RS232 電源電壓:3 V ~ 5.5 V 安裝類型:表面貼裝 封裝/外殼:16-SOIC(0.295",7.50mm 寬) 供應商設備封裝:16-SOIC 包裝:帶卷 (TR)