參數(shù)資料
型號(hào): AD9992BBCZRL
廠商: ANALOG DEVICES INC
元件分類(lèi): 消費(fèi)家電
英文描述: 12-Bit CCD Signal Processor with Precision Timing Generator
中文描述: SPECIALTY CONSUMER CIRCUIT, PBGA105
封裝: 8 X 8 MM, 0.65 MM PITCH, ROHS COMPLIANT, MO-225, CSPBGA-105
文件頁(yè)數(shù): 81/92頁(yè)
文件大?。?/td> 718K
代理商: AD9992BBCZRL
AD9992
Rev. 0 | Page 81 of 92
Address
79
7A
7B
7C
7D
7E
7F
80
81
82
83
84
85
86
87
88
89
8A
8B
8C
Data
Bits
[13]
[14]
[15]
[23:16]
[24]
[25]
[26]
[27]
[7:0]
[11:8]
[15:12]
[19:16]
[23:20]
[12:0]
[25:13]
[12:0]
[25:13]
[12:0]
[25:13]
[12:0]
[25:13]
[12:0]
[25:13]
[12:0]
[25:13]
[12:0]
[25:13]
[12:0]
[25:13]
[12:0]
[25:13]
[12:0]
[25:13]
[12:0]
[25:13]
[12:0]
[25:13]
[12:0]
[25:13]
[12:0]
[25:13]
[12:0]
[25:13]
[12:0]
[25:13]
[12:0]
[25:13]
[12:0]
[25:13]
[12:0]
[25:13]
Default
Value
1
1
1
0
0
0
0
0
0
{0, 0, 0, 0}
{0, 0, 0, 0}
{0, 0, 0, 0}
{0, 0, 0, 0}
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Update
Type
VD
VD
VD
VD
VD
VD
VD
VD
VD
VD
VD
VD
VD
VD
VD
VD
VD
VD
VD
VD
Name
SEL_GP6
SEL_GP7
SEL_GP8
GPO_OUTPUT_EN
GPO5_OVERRIDE
GPO6_OVERRIDE
GPO7_OVERRIDE
GPO8_OVERRIDE
GP[*]_USE_LUT
LUT_FOR_GP12
LUT_FOR_GP34
LUT_FOR_GP56
LUT_FOR_GP78
GP1_TOG1_FD
GP1_TOG1_LN
GP1_TOG1_PX
GP1_TOG2_FD
GP1_TOG2_LN
GP1_TOG2_PX
GP1_TOG3_FD
GP1_TOG3_LN
GP1_TOG3_PX
GP1_TOG4_FD
GP1_TOG4_LN
GP1_TOG4_PX
GP2_TOG1_FD
GP2_TOG1_LN
GP2_TOG1_PX
GP2_TOG2_FD
GP2_TOG2_LN
GP2_TOG2_PX
GP2_TOG3_FD
GP2_TOG3_LN
GP2_TOG3_PX
GP2_TOG4_FD
GP2_TOG4_LN
GP2_TOG4_PX
GP3_TOG1_FD
GP3_TOG1_LN
GP3_TOG1_PX
GP3_TOG2_FD
GP3_TOG2_LN
GP3_TOG2_PX
GP3_TOG3_FD
GP3_TOG3_LN
GP3_TOG3_PX
GP3_TOG4_FD
GP3_TOG4_LN
GP3_TOG4_PX
GP4_TOG1_FD
GP4_TOG1_LN
Description
1 = GP6 signal is selected for GPO6 output. 0 = XV22 is selected.
1 = GP7 signal is selected for GPO7 output. 0 = XV23 is selected.
1 = GP8 signal is selected for GPO8 output. 0 = XV24 is selected.
1 = GPO outputs enabled. 0 = GPO is input high-Z state (default).
1 = when GPO5 configured as input, overrides internal OUT_CONT.
1 = when GPO6 configured as input, overrides internal HBLK.
1 = when GPO7 configured as input, overrides internal CLPOB.
1 = when GPO8 configured as input, overrides internal PBLK.
Use result from LUT, or else GP* is unaltered.
Two-input look-up table results.
Examples: {LUT_FOR_GP12}
[GP2:GP1].
{0, 1, 1, 0} = GP2 XOR GP1; {1, 1, 1, 0} = GP2 OR GP1.
{0, 1, 1, 1} = GP2 NAND GP1; {1, 0, 0, 0} = GP2 AND GP1.
General-Purpose Signal 1, first toggle position, field location.
General-Purpose Signal 1, first toggle position, line location.
General-Purpose Signal 1, first toggle position, pixel location.
General-Purpose Signal 1, second toggle position, field location.
General-Purpose Signal 1, second toggle position, line location.
General-Purpose Signal 1, second toggle position, pixel location.
General-Purpose Signal 1, third toggle position, field location.
General-Purpose Signal 1, third toggle position, line location.
General-Purpose Signal 1, third toggle position, pixel location.
General-Purpose Signal 1, fourth toggle position, field location.
General-Purpose Signal 1, fourth toggle position, line location.
General-Purpose Signal 1, fourth toggle position, pixel location.
General-Purpose Signal 2, first toggle position, field location.
General-Purpose Signal 2, first toggle position, line location.
General-Purpose Signal 2, first toggle position, pixel location.
General-Purpose Signal 2, second toggle position, field location.
General-Purpose Signal 2, second toggle position, line location.
General-Purpose Signal 2, second toggle position, pixel location.
General-Purpose Signal 2, third toggle position, field location.
General-Purpose Signal 2, third toggle position, line location.
General-Purpose Signal 2, third toggle position, pixel location.
General-Purpose Signal 2, fourth toggle position, field location.
General-Purpose Signal 2, fourth toggle position, line location.
General-Purpose Signal 2, fourth toggle position, pixel location.
General-Purpose Signal 3, first toggle position, field location.
General-Purpose Signal 3, first toggle position, line location.
General-Purpose Signal 3, first toggle position, pixel location.
General-Purpose Signal 3, second toggle position, field location.
General-Purpose Signal 3, second toggle position, line location.
General-Purpose Signal 3, second toggle position, pixel location.
General-Purpose Signal 3, third toggle position, field location.
General-Purpose Signal 3, third toggle position, line location.
General-Purpose Signal 3, third toggle position, pixel location.
General-Purpose Signal 3, fourth toggle position, field location.
General-Purpose Signal 4, fourth toggle position, line location.
General-Purpose Signal 4, fourth toggle position, pixel location.
General-Purpose Signal 4, first toggle position, field location.
General-Purpose Signal 4, first toggle position, line location.
相關(guān)PDF資料
PDF描述
AD9995KCP 12-Bit CCD Signal Processor with Precision Timing ⑩ Generator
AD9995KCPRL 12-Bit CCD Signal Processor with Precision Timing ⑩ Generator
AD9995 12-Bit CCD Signal Processor with Precision Timing ⑩ Generator
ADA4000-2ARMZ-RL Low Cost, Precision JFET Input Operational Amplifiers
ADA4000-1 Low Cost, Precision JFET Input Operational Amplifiers
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9993BBCZ 功能描述:IC MIXED-SIGNAL FRONT END 196BGA 制造商:analog devices inc. 系列:- 包裝:托盤(pán) 零件狀態(tài):在售 類(lèi)型:ADC,DAC 輸入類(lèi)型:LVDS 輸出類(lèi)型:LVDS 接口:SPI 電流 - 電源:- 工作溫度:- 安裝類(lèi)型:表面貼裝 封裝/外殼:196-LFBGA,CSPBGA 供應(yīng)商器件封裝:196-CSPBGA(12x12) 標(biāo)準(zhǔn)包裝:1
AD9993BBCZRL 功能描述:IC MIXED-SIGNAL FRONT END 196BGA 制造商:analog devices inc. 系列:- 包裝:帶卷(TR) 零件狀態(tài):在售 類(lèi)型:ADC,DAC 輸入類(lèi)型:LVDS 輸出類(lèi)型:LVDS 接口:SPI 電流 - 電源:- 工作溫度:- 安裝類(lèi)型:表面貼裝 封裝/外殼:196-LFBGA,CSPBGA 供應(yīng)商器件封裝:196-CSPBGA(12x12) 標(biāo)準(zhǔn)包裝:1,500
AD9993-EBZ 功能描述:EVAL BOARD MXFE AD9993 制造商:analog devices inc. 系列:* 零件狀態(tài):在售 標(biāo)準(zhǔn)包裝:1
AD9994 制造商:AD 制造商全稱(chēng):Analog Devices 功能描述:12-Bit CCD Signal Processor with Precision Timing Generator
AD9994BCP 制造商:Analog Devices 功能描述:AFE GEN PURPOSE 12-BIT 64LFCSP - Bulk