
9,$7HFKQRORJLHV,QF
VT82C586B
Revision 1.0
May 13, 1997
-
21-
Register Descriptions
Register Descriptions
Legacy I/O Ports
This group of registers includes the DMA Controllers,
Interrupt Controllers, and Timer/Counters as well as a number
of miscellaneous ports originally implemented using discrete
logic on original PC/AT motherboards. All of the registers
listed are integrated on-chip. These registers are implemented
in a precise manner for backwards compatibility with previous
generations of PC hardware. These registers are listed for
information purposes only. Detailed descriptions of the
actions and programming of these registers are included in
numerous
industry
publications
information here is beyond the scope of this document). All of
these registers reside in I/O space.
(duplication
of
that
Port 61 - Misc Functions & Speaker Control ................. RW
7
Reserved
........................................ always reads 0
6
IOCHCK# Active
.................................................RO
This bit is set when the ISA bus IOCHCK# signal is
asserted. Once set, this bit may be cleared by setting
bit-3 of this register. Bit-3 should be cleared to
enable recording of the next IOCHCK#. IOCHCK#
generates NMI to the CPU if NMI is enabled.
5
Timer/Counter 2 Output
.....................................RO
This bit reflects the output of Timer/Counter 2
without any synchronization.
4
Refresh Detected
..................................................RO
This bit toggles on every rising edge of the ISA bus
REFRESH# signal.
3
IOCHCK# Disable
..............................................RW
0
Enable IOCHCK# assertions..................default
1
Force IOCHCK# inactive and clear any
“IOCHCK# Active” condition in bit-6
2
Reserved
........................................RW, default=0
1
Speaker Enable
....................................................RW
0
Disable ...................................................default
1
Enable Timer/Ctr 2 output to drive SPKR pin
0
Timer/Counter 2 Enable
.....................................RW
0
Disable ...................................................default
1
Enable Timer/Counter 2
Port 92h - System Control ............................................... RW
7-6
Hard Disk Activity LED Status
0
Off
....................................................default
1-3 On
5-4
Reserved
........................................always reads 0
3
Power-On Password Bytes Inaccessable
..default=0
2
Reserved
........................................always reads 0
1
A20 Address Line Enable
0
A20 disabled / forced 0 (real mode)......default
1
A20 address line enabled
0
High Speed Reset
0
Normal
1
Briefly pulse system reset to switch from
protected mode to real mode