參數(shù)資料
型號(hào): IDTSSTE32882KA1AKG
廠商: IDT, Integrated Device Technology Inc
文件頁(yè)數(shù): 32/75頁(yè)
文件大?。?/td> 0K
描述: IC REGISTERING CLK DRIVER 176BGA
標(biāo)準(zhǔn)包裝: 170
類(lèi)型: 時(shí)鐘緩沖器/驅(qū)動(dòng)器,多路復(fù)用器
PLL:
主要目的: 存儲(chǔ)器,DDR3,RDIMM
輸入: CMOS
輸出: CMOS
電路數(shù): 1
比率 - 輸入:輸出: 5:60
差分 - 輸入:輸出: 是/是
頻率 - 最大: 810MHz
電源電壓: 1.282 V ~ 1.575 V
工作溫度: 0°C ~ 70°C
安裝類(lèi)型: 表面貼裝
封裝/外殼: 176-TFBGA
供應(yīng)商設(shè)備封裝: 176-CABGA(13.5x8)
包裝: 托盤(pán)
1.25V/1.35V/1.5V REGISTERING CLOCK DRIVER WITH PARITY TEST AND QUAD CHIP SELECT
38
SSTE32882KA1
7314/8
THE INFORMATION IN THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE
SSTE32882KA1
1.25V/1.35V/1.5V REGISTERING CLOCK DRIVER WITH PARITY TEST AND QUAD CHIP SELECT
COMMERCIAL TEMPERATURE RANGE
From a device perspective, the initialization sequence must be as shown in the following Device Initialization table.
SSTE32882KA1 Device Initialization Sequence1.
1. x=Logic low or lolgic high. Z=floating.
2. n = 1 for QuadCS disabled mode, n = 3 for QuadCS enabled mode.
3. The feedback clock (FBOUT and FBOUT) pins may or may not be actively driven by the device.
4. The system may power up using either 1.5V, 1.35V or 1.25V. The BIOS reads the SPD and adjusts the voltage if needed. After the voltage transition, stable power is provided
for a minimum of 200 uS with RESET asserted.
5. QxCKEn and ERROUT will be driven to these logic states by the register after RESET is driven low and VDD is 1.5V, 1.35V or 1.25V (nominal).
6. This indicates the state of QxODTx after RESET switches from low-to-high and before the rising CK edge (falling CK edge). After the first rising CK edge, within (tSTAB - tACT)
us, the state of QxODTx is a function of DODTx (high or low).
7. Step 7 is a typical usage example and is not a register requirement.
Reset Initialization with Stable Power
The timing diagram in the following diagram depicts the initialization sequence with stable power and clock. This will apply to
the situation when we have a soft reset in the system. RESET will be asserted for minimum 100ns. This RESET timing is based
on DDR3 DRAM Reset Initialization with Stable Power requirement, and is a minimum requirement. Actual RESET timing
can vary base on specific system requirement, but it cannot be less than 100ns as required by JESD79-3 Specification.
Step
Power
Inputs: Signals provided by the controller
Outputs: Signals provided by the device
VDD, AVDD,
PVDD
RESET
Vref
DCS
[n:0]2
DODT
[0:1]
DCKE
[0:1]
DA/C
PAR_IN CK,CK
QCS
[n:0]2
QODT
[0:1]
QCKE
[0:1]
QxA/C ERROUT
Y[0:3]
FB
OUT3
0
0V
X or Z
X or Z X or Z X or Z X or Z X or Z
X or Z
Z
1
0-->VDD
X or Z
X or Z X or Z X or Z X or Z X or Z
L
X or
Z
X or Z
X or
Z
X or Z
24
VDD
1.5V-->1.35V
1.35V-->1.5V
L
X or Z
X or Z X or Z X or Z X or Z X or Z
L
Z
L5
Z
H5
ZZ
3
VDD
L
X or Z
X or Z X or Z X or Z X or Z X or Z running
ZZ
LZ
HZ
Z
4
VDD
L
X or Z
H
X or Z
L
X or Z X or Z running
Z
LZ
HZ
Z
5
VDD
L
stable
voltage
HX
L
XX
running
Z
LZ
HZ
Z
6
VDD
H
stable
voltage
HX
L
XX
running
H
L6
LX
H
running running
77
VDD
H
stable
voltage
H
X
running
After Step 6 (Step 7 and beyond), the device outputs are as defined in
the device Function Tables.
相關(guān)PDF資料
PDF描述
ISD1750SYR IC VOICE REC/PLAY 50SEC 28-SOIC
ISD5008EYI IC VOICE REC/PLAY 4-8MIN 28-TSOP
ISL12008IB8Z IC RTC I2C LO-POWER 8-SOIC
ISL12020MIRZ-T7A IC RTC/CALENDAR TEMP SNSR 20DFN
ISL12022IBZ-T7A IC RTC/CALENDAR TEMP SNSR 8SOIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
IDTSSTE32882KA1AKG8 制造商:Integrated Device Technology Inc 功能描述:IC REGISTERING CLK DRIVER 176BGA
IDTSSTUB32866BHLF 功能描述:IC BUFFER 25BIT CONF REG 96LFBGA RoHS:是 類(lèi)別:集成電路 (IC) >> 接口 - 專(zhuān)用 系列:- 特色產(chǎn)品:NXP - I2C Interface 標(biāo)準(zhǔn)包裝:1 系列:- 應(yīng)用:2 通道 I²C 多路復(fù)用器 接口:I²C,SM 總線 電源電壓:2.3 V ~ 5.5 V 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-TSSOP 包裝:剪切帶 (CT) 安裝類(lèi)型:表面貼裝 產(chǎn)品目錄頁(yè)面:825 (CN2011-ZH PDF) 其它名稱(chēng):568-1854-1
IDTSSTUB32S869AHLF 功能描述:IC REGISTERED BUFFER 150-TFBGA RoHS:是 類(lèi)別:集成電路 (IC) >> 接口 - 信號(hào)緩沖器,中繼器,分配器 系列:- 標(biāo)準(zhǔn)包裝:160 系列:- 類(lèi)型:轉(zhuǎn)發(fā)器 Tx/Rx類(lèi)型:以太網(wǎng) 延遲時(shí)間:- 電容 - 輸入:- 電源電壓:2.37 V ~ 2.63 V 電流 - 電源:60mA 安裝類(lèi)型:表面貼裝 封裝/外殼:64-TQFP 裸露焊盤(pán) 供應(yīng)商設(shè)備封裝:64-TQFP-EP(10x10) 包裝:托盤(pán) 其它名稱(chēng):Q5134101
IDTSSTUB32S869AHLFT 功能描述:IC REGISTERED BUFFER 150-TFBGA RoHS:是 類(lèi)別:集成電路 (IC) >> 接口 - 信號(hào)緩沖器,中繼器,分配器 系列:- 標(biāo)準(zhǔn)包裝:160 系列:- 類(lèi)型:轉(zhuǎn)發(fā)器 Tx/Rx類(lèi)型:以太網(wǎng) 延遲時(shí)間:- 電容 - 輸入:- 電源電壓:2.37 V ~ 2.63 V 電流 - 電源:60mA 安裝類(lèi)型:表面貼裝 封裝/外殼:64-TQFP 裸露焊盤(pán) 供應(yīng)商設(shè)備封裝:64-TQFP-EP(10x10) 包裝:托盤(pán) 其它名稱(chēng):Q5134101
IDTSSTVF16857AGLF 功能描述:IC DDR REGISTER 48-TSSOP RoHS:是 類(lèi)別:集成電路 (IC) >> 接口 - 專(zhuān)用 系列:- 標(biāo)準(zhǔn)包裝:3,000 系列:- 應(yīng)用:PDA,便攜式音頻/視頻,智能電話 接口:I²C,2 線串口 電源電壓:1.65 V ~ 3.6 V 封裝/外殼:24-WQFN 裸露焊盤(pán) 供應(yīng)商設(shè)備封裝:24-QFN 裸露焊盤(pán)(4x4) 包裝:帶卷 (TR) 安裝類(lèi)型:表面貼裝 產(chǎn)品目錄頁(yè)面:1015 (CN2011-ZH PDF) 其它名稱(chēng):296-25223-2