SiI3114 PCI to Serial ATA Controller
Data Sheet
Silicon Image, Inc.
SiI-DS-0103-D
36
2007 Silicon Image, Inc.
Data Transfer Mode – Channel 0/2
Address Offset: 80H
Access Type: Read/Write
Reset Value: 0x0000_0022
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 09 08 07 06 05 04 03 02 01 00
Reserved
R
e
served
D
evice
1
Transfer
Mode
R
e
served
D
evice
0
Transfer
Mode
This register defines the transfer mode register for Channel 0/2 in the SiI3114. The register bits are also mapped
to Base Address 5, Offset B4H. See “Data Transfer Mode – Channel X” section on page 66 for bit definitions.
Data Transfer Mode – Channel 1/3
Address Offset: 84H
Access Type: Read/Write
Reset Value: 0x0000_0022
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 09 08 07 06 05 04 03 02 01 00
Reserved
R
e
served
D
e
vice
1
Transf
er
M
ode
R
e
served
D
e
vice
0
Transf
er
M
ode
This register defines the transfer mode register for Channel 1/3 in the SiI3114. The register bits are also mapped
to Base Address 5, Offset F4H. See “Data Transfer Mode – Channel X” section on page 66 for bit definitions.
System Configuration Status – Command
Address Offset: 88H
Access Type: Read/Write
Reset Value: 0x0000_0000
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 09 08 07 06 05 04 03 02 01 00
Reserved
C
hnl3
Int
B
lock
C
hnl2
Int
B
lock
C
hnl1
Int
B
lock
C
hnl0
Int
B
lock
Reserved
M
66EN
Reserved
Chnl2
Module
Rst
Chnl3
Module
Rst
FF2
Module
Rst
FF3
Module
Rst
Chnl0
Module
Rst
Chnl1
Module
Rst
FF0
Module
Rst
FF1
Module
Rst
R
eserved
ARB
Module
Rs
t
PBM
Module
Rst
This register defines the system configuration status and command register for the SiI3114. The register bits are
also mapped to Base Address 5, Offset 48H. See “System Configuration Status – Command” section on page 57
for bit definitions.