
MT90220
76
Address (Hex):
Direct access
Reset Value (Hex):
219 - 220
1 Enable register per link Status reg
00
Bit #
Type
Description
7:0
R/W
Each bit set to ’1’ will enable the generation of the interrupt when the corresponding bit in
the IRQ Link Status register is set.
Table 98 - IRQ Link Enable Registers
Address (Hex):
Direct access
Reset Value (Hex):
235
XD
Bit #
Type
Description
7:4
3:0
R
Reserved.
Each bit set to ’1’ represent an overflow condition from the IMA Group associated with the
bit. There is one bit for each IMA Group. A bit is set when one or more of the 4 counters
or the RX UTOPIA FIFO associated with an IMA Group overflows.
R/W
Table 99 - IRQ IMA Group Overflow Status Register
Address (Hex):
Direct access
Reset Value (Hex):
204
00
Bit #
Type
Description
7:4
3:0
R
Unused. Should read 0’s.
Each bit set to ’1’ will enable the generation of the interrupt when the corresponding bit in
the IRQ IMA Group Overflow Status register is set. There is one bit for each status bit.
R/W
Table 100 - IRQ IMA Group Overflow Enable Register
Address (Hex):
Direct access
210 - 213
1 register per IMA Group. The RxClk and TxClk signals must be active for correct
register operation
00
Reset Value (Hex):
Bit #
Type
Description
7:5
4
R
Unused. Should read 0’s.
This bit is set when the RX UTOPIA FIFO associated with an IMA Group overflows. This
bit is cleared by writing 0.
This bit is set when the counter for all cells associated with an IMA Group overflows.
(Input UTOPIA port). This bit is cleared by writing 0.
This bit is set when the counter for Idle Cells associated with an IMA Group overflows.
(Input UTOPIA port). This bit is cleared by writing 0.
This bit is set when the counter for Unassigned Cells associated with an IMA Group
overflows. (Input UTOPIA port). This bit is cleared by writing 0.
This bit is set when the counter for HEC Errored Cells associated with an IMA Group
overflows. (Input UTOPIA port). This bit is cleared by writing 0.
R/W
3
R/W
2
R/W
1
R/W
0
R/W
Table 101 - IRQ IMA Overflow Status Registers