參數(shù)資料
型號(hào): MC68MH360ZQ33L
廠商: Freescale Semiconductor
文件頁數(shù): 20/158頁
文件大?。?/td> 0K
描述: IC MPU QUICC 33MHZ 357-PBGA
標(biāo)準(zhǔn)包裝: 44
系列: M683xx
處理器類型: M683xx 32-位
速度: 33MHz
電壓: 5V
安裝類型: 表面貼裝
封裝/外殼: 357-BBGA
供應(yīng)商設(shè)備封裝: 357-PBGA(25x25)
包裝: 托盤
QMC Supplement
In the worst-case scenario, all channels open and close a buffer during the same TDM frame
resulting in the peak load all performance calculations are based on. This peak load is far
from the norm and can be controlled by the transmitter spreading the starting point of
transmit buffers over several TDM frames.
In multimaster systems, bus latency may affect the performance of the device. The
maximum external bus latency gures shown in Table 8-4 are measured from the assertion
of the BR (bus request) to the assertion of the BGACK (bus grant acknowledge); that is,
from start of bus request output being active until the cycle is completed. For multimaster
systems, bus arbitration overhead is included. Latencies of up to 40 clocks were simulated;
for values over 40, the acceptable latency may be larger.
Table 8-4 shows average maximum acceptable bus latencies, meaning the device can
tolerate longer bus delays if they are infrequent. For lengthy delays, a larger FIFO can pick
up the slack, continuing emptying or lling depending on the data ow direction.
Therefore, the larger the FIFO the more tolerant the system is to infrequent peaks in bus
delays. However, the average acceptable bus latency still depends on the overall data rate
and frame length and not on the FIFO size.
Table 8-4. Simulated Latencies
Maximum Acceptable Latency
(Bus Cycles)
Channel Combinations
25 MHz
33 MHZ
Not supported
12
SCC1: Ethernet; SCC2: 16 x 64 Kbps; SCC3: 16 x 64 Kbps
Not supported
11
SCC1: Ethernet; SCC2: 16 x 64 Kbps; SCC3: 16 x 64 Kbps;
SCC4: 64 Kbps HDLC
9 clocks
>40
SCC1: 32 x 64 Kbps. Serial bit rate 2.048 Mbps (E1/CEPT)
8 clocks
35
SCC1: 32 x 64 Kbps; SCC2: 64 Kbps; SCC3: 64 Kbps; SCC4: 64 Kbps;
all HDLC
40 clocks
>40
QMC with 24 channels. Serial bit rate 1.544 Mbps (T1)
33 clocks
>40
SCC1: 24 x 64 Kbps; SCC2: 64 Kbps; SCC3: 64 Kbps; SCC4: 64 Kbps;
all HDLC
8 clocks
24
SCC1: Ethernet; SCC2: 12 x 64 Kbps; SCC3: 12 x 64 Kbps.
TDM bit rate = 1.544 Mbps
Not supported
23
SCC1: Ethernet; SCC2: 12 x 64 Kbps; SCC3: 12 x 64 Kbps;
SCC4: 64-Kbps HDLC.
TDM bit rate = 1.544 Mbps
40 clocks
>40
SCC1: 16 x 128 Kbps. TDM bit rate = 2.048 Mbps
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
..
.
相關(guān)PDF資料
PDF描述
FMC43DRXH-S734 CONN EDGECARD 86POS DIP .100 SLD
FMC36DRYS-S93 CONN EDGECARD 72POS .100 DIP SLD
MC68MH360VR33L IC MPU QUICC 33MHZ 357-PBGA
FMM43DSES-S243 CONN EDGECARD 86POS .156 EYELET
FSM44DSEF-S243 CONN EDGECARD 88POS .156 EYELET
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MC68MH360ZQ33LR2 功能描述:微處理器 - MPU QUICC 2SMC 1SPI RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時(shí)鐘頻率:536 MHz 程序存儲(chǔ)器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-324
MC68P11E1CFN2R2 制造商:Rochester Electronics LLC 功能描述:8BIT MCU 512RAM A/D EE - Bulk
MC68P11E1CFNE2R 功能描述:8位微控制器 -MCU 8B MCU 512 BYTES RAM RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時(shí)鐘頻率:50 MHz 程序存儲(chǔ)器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風(fēng)格:SMD/SMT
MC68P-3-2 制造商:PARKER 功能描述:
MC-68PLCC 制造商:SPC Multicomp 功能描述:SOCKET PLCC 68 PIN THRU-HOLE 制造商:SPC Multicomp 功能描述:SOCKET, PLCC, 68 PIN, THRU-HOLE 制造商:PRIVATE LABEL 功能描述:PLCC SOCKET, 68POS, THROUGH HOLE, Connector Type:PLCC Socket, Series:-, No. of C 制造商:SPC Multicomp 功能描述:PLCC SOCKET, 68POS, THROUGH HOLE, Connector Type:PLCC Socket, Series:-, No. of Contacts:68, Pitch Spacing:1.27mm, Contact Termination:Through Hole Vertical, Contact Material:Phosphor Bronze, Contact Plating:Tin , RoHS Compliant: Yes