參數資料
型號: XC2S150E-6FT256I
廠商: Xilinx Inc
文件頁數: 51/108頁
文件大?。?/td> 0K
描述: SPARTAN FPGA 150000 GATE 1.8V
產品變化通告: FPGA Family Discontinuation 18/Apr/2011
標準包裝: 90
系列: Spartan®-IIE
LAB/CLB數: 864
邏輯元件/單元數: 3888
RAM 位總計: 49152
輸入/輸出數: 182
門數: 150000
電源電壓: 1.71 V ~ 1.89 V
安裝類型: 表面貼裝
工作溫度: -40°C ~ 100°C
封裝/外殼: 256-LBGA
供應商設備封裝: 256-FTBGA
其它名稱: Q1280323
DS077-3 (v3.0) August 9, 2013
47
Product Specification
Spartan-IIE FPGA Family: DC and Switching Characteristics
R
— OBSOLETE — OBSOLETE — OBSOLETE — OBSOLETE —
CLB Distributed RAM Switching Characteristics
CLB Shift Register Switching Characteristics
Block RAM Switching Characteristics
Symbol
Description
Speed Grade
Units
-7
-6
Min
Max
Min
Max
Sequential Delays
TSHCKO16
Clock CLK to X/Y outputs (WE active, 16 x 1 mode)
0.6
1.5
0.6
1.7
ns
TSHCKO32
Clock CLK to X/Y outputs (WE active, 32 x 1 mode)
0.8
1.9
0.8
2.1
ns
Setup/Hold Times with Respect to Clock CLK
TAS / TAH
F/G address inputs
0.42 / 0
-
0.5 / 0
-
ns
TDS / TDH
BX/BY data inputs (DIN)
0.53 / 0
-
0.6 / 0
-
ns
TWS / TWH
CE input (WS)
0.7 / 0
-
0.8 / 0
-
ns
Clock CLK
TWPH
Pulse width, High
2.1
-
2.4
-
ns
TWPL
Pulse width, Low
2.1
-
2.4
-
ns
TWC
Clock period to meet address write cycle time
4.2
-
4.8
-
ns
Symbol
Description
Speed Grade
Units
-7
-6
Min
Max
Min
Max
Sequential Delays
TREG
Clock CLK to X/Y outputs
1.2
2.9
1.2
3.2
ns
Setup/Hold Times with Respect to Clock CLK
TSHDICK
BX/BY data inputs (DIN)
0.53 / 0
-
0.6 / 0
-
ns
TSHCECK
CE input (WS)
0.7 / 0
-
0.8 / 0
-
ns
Clock CLK
TSRPH
Pulse width, High
2.1
-
2.4
-
ns
TSRPL
Pulse width, Low
2.1
-
2.4
-
ns
Symbol
Description
Speed Grade
Units
-7
-6
Min
Max
Min
Max
Sequential Delays
TBCKO
Clock CLK to DOUT output
0.6
3.1
0.6
3.5
ns
Setup/Hold Times with Respect to Clock CLK
TBACK / TBCKA
ADDR inputs
1.0 / 0
-
1.1 / 0
-
ns
TBDCK/ TBCKD
DIN inputs
1.0 / 0
-
1.1 / 0
-
ns
TBECK/ TBCKE
EN inputs
2.2 / 0
-
2.5 / 0
-
ns
TBRCK/ TBCKR
RST input
2.1 / 0
-
2.3 / 0
-
ns
TBWCK/ TBCKW
WEN input
2.0 / 0
-
2.2 / 0
-
ns
Clock CLK
TBPWH
Pulse width, High
1.4
-
1.5
-
ns
TBPWL
Pulse width, Low
1.4
-
1.5
-
ns
TBCCS
CLKA -> CLKB setup time for different ports
2.7
-
3.0
-
ns
相關PDF資料
PDF描述
XA3S250E-4PQG208I IC FPGA SPARTAN-3E 250K 208-PQFP
XA3S400-4PQG208I IC FPGA SPARTAN-3 400K 208-PQFP
XC3S250E-4FT256I IC FPGA SPARTAN 3E 256FTBGA
93LC76BT-I/ST IC EEPROM 8KBIT 512X16 8-TSSOP
93LC76BT-I/MS IC EEPROM 8KBIT 512X16 8-MSOP
相關代理商/技術參數
參數描述
XC2S150E-6FTG256C 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-IIE FPGA
XC2S150E-6FTG256I 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-IIE FPGA
XC2S150E-6PQ208C 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-IIE 1.8V FPGA Family
XC2S150E-6PQ208C0818 制造商:Xilinx 功能描述:
XC2S150E-6PQ208I 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-IIE 1.8V FPGA Family