![](http://datasheet.mmic.net.cn/370000/P9S12XEP100J1VVLR_datasheet_16728329/P9S12XEP100J1VVLR_858.png)
Chapter 23 1024 KByte Flash Module (S12XFTM1024K5V2)
MC9S12XE-Family Reference Manual , Rev. 1.07
858
Freescale Semiconductor
23.3.2.2
Flash Security Register (FSEC)
The FSEC register holds all bits associated with the security of the MCU and Flash module.
All bits in the FSEC register are readable but not writable.
During the reset sequence, the FSEC register is loaded with the contents of the Flash security byte in the
Flash configuration field at global address 0x7F_FF0F located in P-Flash memory (see
Table 23-3
) as
indicated by reset condition F in
Figure 23-6
. If a double bit fault is detected while reading the P-Flash
phrase containing the Flash security byte during the reset sequence, all bits in the FSEC register will be
set to leave the Flash module in a secured state with backdoor key access disabled.
Offset Module Base + 0x0001
7
6
5
4
3
2
1
0
R
KEYEN[1:0]
RNV[5:2]
SEC[1:0]
W
Reset
F
F
F
F
F
F
F
F
= Unimplemented or Reserved
Figure 23-6. Flash Security Register (FSEC)
Table 23-9. FSEC Field Descriptions
Field
Description
7–6
KEYEN[1:0]
Backdoor Key Security Enable Bits
— The KEYEN[1:0] bits define the enabling of backdoor key access to the
Flash module as shown in
Table 23-10
.
5–2
RNV[5:2}
Reserved Nonvolatile Bits
— The RNV bits should remain in the erased state for future enhancements.
1–0
SEC[1:0]
Flash Security Bits
— The SEC[1:0] bits define the security state of the MCU as shown in
Table 23-11
. If the
Flash module is unsecured using backdoor key access, the SEC bits are forced to 1:0.
Table 23-10. Flash KEYEN States
KEYEN[1:0]
Status of Backdoor Key Access
00
DISABLED
DISABLED
1
01
1
Preferred KEYEN state to disable backdoor key access.
10
ENABLED
11
DISABLED
Table 23-11. Flash Security States
SEC[1:0]
Status of Security
00
SECURED
SECURED
1
01
10
UNSECURED
11
SECURED