
Intel
82801BA ICH2 Datasheet
9-51
LPC Interface Bridge Registers (D31:F0)
9.7
Processor Interface Registers
9.7.1
NMI_SC—NMI Status and Control Register
I/O Address:
Default Value:
Lockable:
61h
00h
No
Attribute:
Size:
Power Well:
R/W (some bits RO)
8-bit
Core
Bit
Description
7
SERR# NMI Source Status (SERR#_NMI_STS)
—RO.
1 = PCI agent detected a system error and pulses the PCI SERR# line. This interrupt source is
enabled by setting bit 2 to 0. To reset the interrupt, set bit 2 to 1 and then set it to 0. When writing
to port 61h, this bit must be 0.
6
IOCHK# NMI Source Status (IOCHK_NMI_STS)
—RO.
1 = An ISA agent (via SERIRQ) asserted IOCHK# on the ISA bus. This interrupt source is enabled
by setting bit 3 to 0. To reset the interrupt, set bit 3 to 0 and then set it to 1. When writing to port
61h, this bit must be a 0.
5
Timer Counter 2 OUT Status (TMR2_OUT_STS)
—RO. This bit reflects the current state of the 8254
counter 2 output. Counter 2 must be programmed following any PCI reset for this bit to have a
determinate value. When writing to port 61h, this bit must be a 0.
4
Refresh Cycle Toggle (REF_TOGGLE)
—RO. This signal toggles from either 0 to 1 or 1 to 0 at a rate
that is equivalent to when refresh cycles would occur. When writing to port 61h, this bit must be a 0.
3
IOCHK# NMI Enable (IOCHK_NMI_EN)
—R/W.
0 = Enabled.
1 = Disabled and cleared.
2
PCI SERR# Enable (PCI_SERR_EN)
—R/W.
0 = SERR# NMIs are enabled.
1 = SERR# NMIs are disabled and cleared.
1
Speaker Data Enable (SPKR_DAT_EN)
—R/W.
0 = SPKR output is a 0.
1 = SPKR output is equivalent to the Counter 2 OUT signal value.
0
Timer Counter 2 Enable (TIM_CNT2_EN)
—R/W.
0 = Disable.
1 = Enable
Powered by ICminer.com Electronic-Library Service CopyRight 2003