參數(shù)資料
型號(hào): UPD44164362BF5-E40-EQ3-A
元件分類: SRAM
英文描述: 512K X 36 DDR SRAM, 0.45 ns, PBGA165
封裝: 13 X 15 MM, LEAD FREE, PLASTIC, BGA-165
文件頁(yè)數(shù): 11/33頁(yè)
文件大?。?/td> 494K
代理商: UPD44164362BF5-E40-EQ3-A
μPD44164182B-A, μPD44164362B-A
R10DS0014EJ0100 Rev.1.00
Page 19 of 32
Dec 13, 2010
JTAG Specification
These products support a limited set of JTAG functions as in IEEE standard 1149.1.
Test Access Port (TAP) Pins
Pin name
Pin assignments
Description
TCK
2R
Test Clock Input. All input are captured on the rising edge of TCK and all
outputs propagate from the falling edge of TCK.
TMS
10R
Test Mode Select. This is the command input for the TAP controller state
machine.
TDI
11R
Test Data Input. This is the input side of the serial registers placed between
TDI and TDO. The register placed between TDI and TDO is determined by the
state of the TAP controller state machine and the instruction that is currently
loaded in the TAP instruction.
TDO
1R
Test Data Output. This is the output side of the serial registers placed between
TDI and TDO. Output changes in response to the falling edge of TCK.
Remark The device does not have TRST (TAP reset). The Test-Logic Reset state is entered while TMS is held HIGH
for five rising edges of TCK. The TAP controller state is also reset on the SRAM POWER-UP.
JTAG DC Characteristics (TA = 0 to 70
°C, VDD = 1.8 ± 0.1 V, unless otherwise noted)
Parameter
Symbol
Conditions
MIN.
MAX.
Unit
JTAG Input leakage current
ILI
0 V
≤ VIN ≤ VDD
5.0
+5.0
μA
JTAG I/O leakage current
ILO
0 V
≤ VIN ≤ VDDQ,
5.0
+5.0
μA
Outputs disabled
JTAG input HIGH voltage
VIH
1.3
VDD
+0.3
V
JTAG input LOW voltage
VIL
0.3
+0.5
V
JTAG output HIGH voltage
VOH1
| IOHC | = 100
μA
1.6
V
VOH2
| IOHT | = 2 mA
1.4
V
JTAG output LOW voltage
VOL1
IOLC = 100
μA
0.2
V
VOL2
IOLT = 2 mA
0.4
V
相關(guān)PDF資料
PDF描述
UPD442000AGU-DD10X-9JH Circular Connector; No. of Contacts:6; Series:MS27468; Body Material:Aluminum; Connecting Termination:Crimp; Connector Shell Size:11; Circular Contact Gender:Pin; Circular Shell Style:Jam Nut Receptacle; Insert Arrangement:11-98 RoHS Compliant: No
UPD442000AGU-DD12X-9JH Circular Connector; No. of Contacts:22; Series:MS27468; Body Material:Aluminum; Connecting Termination:Crimp; Connector Shell Size:13; Circular Contact Gender:Pin; Circular Shell Style:Jam Nut Receptacle; Insert Arrangement:13-35 RoHS Compliant: No
UPD442000AGU-DD85X-9JH Circular Connector; No. of Contacts:10; Series:MS27468; Body Material:Aluminum; Connecting Termination:Crimp; Connector Shell Size:13; Circular Contact Gender:Pin; Circular Shell Style:Jam Nut Receptacle; Insert Arrangement:13-98 RoHS Compliant: No
UPD44647094F5-E30-FQ1 8M X 9 QDR SRAM, 0.45 ns, PBGA165
UPD4482321GF-A65-A 256K X 32 CACHE SRAM, 6.5 ns, PQFP100
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
UPD44164362F5-E60-EQ1ES 制造商:NEC Electronics Corporation 功能描述:
UPD44165092BF5-E40-EQ3-A 制造商:Renesas Electronics Corporation 功能描述:2MX9, 2BURST, 250 MHZ QDRII SRAM - Trays
UPD44165094BF5-E40-EQ3-A 制造商:Renesas Electronics Corporation 功能描述:SRAM Chip Sync Dual 1.8V 18M-Bit 2M x 9-Bit 0.45ns 165-Pin BGA
UPD44165362BF5-E40-EQ3 制造商:Renesas Electronics Corporation 功能描述:UPD44165362BF5-E40-EQ3 - Trays
UPD44165362BF5-E40-EQ3-A 制造商:Renesas Electronics Corporation 功能描述:SRAM Chip Sync Dual 1.8V 18M-Bit 512K x 36 0.45ns 165-Pin BGA