參數(shù)資料
型號(hào): UDA1384H
廠商: NXP SEMICONDUCTORS
元件分類: 消費(fèi)家電
英文描述: Multichannel audio coder-decoder
中文描述: SPECIALTY CONSUMER CIRCUIT, PQFP44
封裝: 10 X 10 MM, 1.75 MM HEIGHT, PLASTIC, SOT-307-2, QFP-44
文件頁數(shù): 21/55頁
文件大?。?/td> 276K
代理商: UDA1384H
9397 750 14366
Koninklijke Philips Electronics N.V. 2005. All rights reserved.
Product data sheet
Rev. 02 — 17 January 2005
21 of 55
Philips Semiconductors
UDA1384
Multichannel audio coder-decoder
A slave receiver which is addressed, must generate an acknowledge after the reception of
each byte. Also a master must generate an acknowledge after the reception of each byte
that has been clocked out of the slave transmitter.
The device that acknowledges has to pull down the SDA line during the acknowledge
clock pulse, so the SDA line is stable LOW during the HIGH period of the acknowledge
related clock pulse. Set-up and hold times must be taken into account. A master receiver
must signal an end of data to the transmitter by not generating an acknowledge on the last
byte that has been clocked out of the slave. In this event, the transmitter must leave the
data line HIGH to enable the master to generate a stop condition.
10.8 Device address
Before any data is transmitted on the I
2
C-bus, the device which should respond is
addressed first. The addressing is always done with byte 1 transmitted after the start
procedure. The UDA1384 acts as a slave receiver or a slave transmitter.
Therefore, the clock signal SCL is only an input signal. The data signal SDA is a
bidirectional line. The UDA1384 device address is shown in
Table 17
.
10.9 Register address
The register addresses in the I
2
C-bus mode are the same as in the L3-bus mode. The
register addresses are defined in
Section 11
.
10.10 Write and read data
The I
2
C-bus configurations for a write and read cycle are shown in
Table 18
and
Table 19
,
respectively.
Fig 15. Acknowledge on the I
2
C-bus
mbc602
S
START
condition
9
8
2
1
clock pulse for
acknowledgement
not acknowledge
acknowledge
data output
by transmitter
data output
by receiver
SCL from
master
Table 17:
Device address
A6
0
I
2
C-bus device address of UDA1384
R/W
A5
0
A4
1
A3
1
A2
0
A1
0
A0
0
0/1
相關(guān)PDF資料
PDF描述
UDN2878W-2 10A SCRS
UDZ2.4B Low Current Operation at 250 ,Low Reverse Leakage,Low Noise Zener Diode
UDZ10B Low Current Operation at 250 ,Low Reverse Leakage,Low Noise Zener Diode
UDZ12B Low Current Operation at 250 ,Low Reverse Leakage,Low Noise Zener Diode
UDZ13B Low Current Operation at 250 ,Low Reverse Leakage,Low Noise Zener Diode
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
UDA1384H/N1,518 功能描述:編碼器、解碼器、復(fù)用器和解復(fù)用器 LOW COST MULTICHANNEL CODEC RoHS:否 制造商:Micrel 產(chǎn)品:Multiplexers 邏輯系列:CMOS 位數(shù): 線路數(shù)量(輸入/輸出):2 / 12 傳播延遲時(shí)間:350 ps, 400 ps 電源電壓-最大:2.625 V, 3.6 V 電源電壓-最小:2.375 V, 3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-44 封裝:Tray
UDA1384H/N1,557 功能描述:編碼器、解碼器、復(fù)用器和解復(fù)用器 LOW COST MULTICHANNEL CODEC RoHS:否 制造商:Micrel 產(chǎn)品:Multiplexers 邏輯系列:CMOS 位數(shù): 線路數(shù)量(輸入/輸出):2 / 12 傳播延遲時(shí)間:350 ps, 400 ps 電源電壓-最大:2.625 V, 3.6 V 電源電壓-最小:2.375 V, 3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-44 封裝:Tray
UDA1384H-T 功能描述:編碼器、解碼器、復(fù)用器和解復(fù)用器 LO CST MULTICH CODEC RoHS:否 制造商:Micrel 產(chǎn)品:Multiplexers 邏輯系列:CMOS 位數(shù): 線路數(shù)量(輸入/輸出):2 / 12 傳播延遲時(shí)間:350 ps, 400 ps 電源電壓-最大:2.625 V, 3.6 V 電源電壓-最小:2.375 V, 3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-44 封裝:Tray
UDA1431T 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:16-bit, 48 kHz, low-cost stereo current DAC
UDA15 制造商:未知廠家 制造商全稱:未知廠家 功能描述:High Voltage Rectifier