參數(shù)資料
型號(hào): TLV320AIC3106IGQER
廠商: Texas Instruments, Inc.
元件分類: Codec
英文描述: LOW-POWER STEREO AUDIO CODEC FOR PORTABLE AUDIO/TELEPHONY
中文描述: 低功耗立體聲音頻編解碼器的便攜式音頻/電話
文件頁數(shù): 19/102頁
文件大?。?/td> 1259K
代理商: TLV320AIC3106IGQER
www.ti.com
RA(6)
RA(5)
RA(0)
Don’t Care
7-bit Register Address
Read
8-bit Register Data
SS
SCLK
MOSI
MISO
Hi-Z
Hi-Z
D(7)
D(6)
D(0)
Hi-Z
Hi-Z
SPI COMMUNICATION PROTOCOL
TLV320AIC3106
SLAS509B–DECEMBER 2006–REVISED JUNE 2007
OVERVIEW (continued)
Figure 15. SPI Read
In the SPI control mode, the TLV320AIC3106 uses the pins MFP0=SSB, MFP1=SCLK, MFP2=MISO,
MFP3=MOSI as a standard SPI port with clock polarity setting of 0 (typical microprocessor SPI control bit CPOL
= 0). The SPI port allows full-duplex, synchronous, serial communication between a host processor (the master)
and peripheral devices (slaves). The SPI master (in this case, the host processor) generates the synchronizing
clock (driven onto SCLK) and initiates transmissions. The SPI slave devices (such as the TLV320AIC3106)
depend on a master to start and synchronize transmissions.
A transmission begins when initiated by an SPI master. The byte from the SPI master begins shifting in on the
slave MOSI pin under the control of the master serial clock (driven onto SCLK). As the byte shifts in on the
MOSI pin, a byte shifts out on the MISO pin to the master shift register.
The TLV320AIC3106 interface is designed so that with a clock phase bit setting of 1 (typical microprocessor SPI
control bit CPHA = 1), the master begins driving its MOSI pin and the slave begins driving its MISO pin on the
first serial clock edge. The SSB pin can remain low between transmissions; however, the TLV320AIC3106 only
interprets the first 8 bits transmitted after the falling edge of SSB as a command byte, and the next 8 bits as a
data byte only if writing to a register. Reserved register bits should be written to their default values.
The TLV320AIC3106 is entirely controlled by registers. Reading and writing these registers is accomplished by
the use of an 8-bit command, which is sent to the MOSI pin of the part prior to the data for that register. The
command is constructed as shown in Table X. The first 7 bits specify the register address which is being written
or read, from 0 to 127 (decimal). The command word ends with an R/W bit, which specifies the direction of data
flow on the serial bus. In the case of a register write, the R/W bit should be set to 0. A second byte of data is
sent to the MOSI pin and contains the data to be written to the register.
Reading of registers is accomplished in similar fashion. The 8-bit command word sends the 7-bit register
address, followed by R/W bit = 1 to signify a register read is occurring,. The 8-bit register data is then clocked
out of the part on the MISO pin during the second 8 SCLK clocks in the frame.
Command Word
Bit 7
ADDR6
Bit 6
ADDR5
Bit 5
ADDR4
Bit 4
ADDR3
Bit 3
ADDR2
Bit 2
ADDR1
Bit 1
ADDR0
Bit 0
R/W
The register map of the TLV320AIC3106 actually consists of multiple pages of registers, with each page
containing 128 registers. The register at address zero on each page is used as a page-control register, and
writing to this register determines the active page for the device. All subsequent read/write operations will
access the page that is active at the time, unless a register write is performed to change the active page. Only
two pages of registers are implemented in this product, with the active page defaulting to page 0 upon device
reset.
For example, at device reset, the active page defaults to page 0, and thus all register read/write operations for
19
Submit Documentation Feedback
相關(guān)PDF資料
PDF描述
TLV341_07 LOW-VOLTAGE RAIL-TO-RAIL OUTPUT CMOS OPERATIONAL AMPLIFLERS WITH SHUTDOWN
TLV431ACDBV LOW-VOLTAGE ADJUSTABLE PRECISION SHUNT REGULATORS
TLV431ID LOW-VOLTAGE ADJUSTABLE PRECISION SHUNT REGULATORS
TLV431AIDBV LOW-VOLTAGE ADJUSTABLE PRECISION SHUNT REGULATORS
TLV431ASNT1 MS/STANDARD CYLINDRICAL MIL-C-5015 SERIES 3102A SOLID SHELL BOX MOUNT RECEPTACLES, STRAIGHT BODY STYLE, SOLDER TERMINATION, 14S SHELL SIZE, 14S-6 INSERT ARRANGEMENT, RECEPTACLE GENDER, 6 CONTACTS
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
TLV320AIC3106IRGZR 功能描述:接口—CODEC Lo-Pwr Stereo CODEC RoHS:否 制造商:Texas Instruments 類型: 分辨率: 轉(zhuǎn)換速率:48 kSPs 接口類型:I2C ADC 數(shù)量:2 DAC 數(shù)量:4 工作電源電壓:1.8 V, 2.1 V, 2.3 V to 5.5 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:DSBGA-81 封裝:Reel
TLV320AIC3106IRGZT 功能描述:接口—CODEC Lo-Pwr Stereo CODEC RoHS:否 制造商:Texas Instruments 類型: 分辨率: 轉(zhuǎn)換速率:48 kSPs 接口類型:I2C ADC 數(shù)量:2 DAC 數(shù)量:4 工作電源電壓:1.8 V, 2.1 V, 2.3 V to 5.5 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:DSBGA-81 封裝:Reel
TLV320AIC3106IZQE 功能描述:接口—CODEC Low-Power Stereo RoHS:否 制造商:Texas Instruments 類型: 分辨率: 轉(zhuǎn)換速率:48 kSPs 接口類型:I2C ADC 數(shù)量:2 DAC 數(shù)量:4 工作電源電壓:1.8 V, 2.1 V, 2.3 V to 5.5 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:DSBGA-81 封裝:Reel
TLV320AIC3106IZQER 功能描述:接口—CODEC Low-Power Stereo RoHS:否 制造商:Texas Instruments 類型: 分辨率: 轉(zhuǎn)換速率:48 kSPs 接口類型:I2C ADC 數(shù)量:2 DAC 數(shù)量:4 工作電源電壓:1.8 V, 2.1 V, 2.3 V to 5.5 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:DSBGA-81 封裝:Reel
TLV320AIC3107 制造商:TI 制造商全稱:Texas Instruments 功能描述:LOW-POWER STEREO CODEC WITH INTEGRATED MONO CLASS-D SPEAKER AMPLIFIER