
Video Decoder Registers
4-27
Figure 4.33
Registers 102–104 (0x066–0x068) Video PES Header Channel Buffer
Write Address [19:0]
These registers contain the current write pointer address of the Video
PES Header channel buffer. The LSB should be read first. since this
captures the next significant byte and MSB in Registers 103 and 104.
These should then be read immediately to ensure that the correct
captured value is read. When set, the most significant bit (bit 3 of
Register 104) indicates that the write pointer has wrapped around from
the end address to the start address of the buffer.
Registers 105–107 (0x069–0x06B) Reserved
[7:0]
Figure 4.34
Registers 108–110 (0x06C–0x06E) Video ES Channel Buffer Read
Address [19:0]
These registers contain the current read pointer address of the Video ES
channel buffer. The LSB should be read first since this captures the next
significant byte and MSB in Registers 109 and 110. These should then
be read immediately to ensure that the correct captured value is read.
When set, the most significant bit (bit 3 of Register 110) indicates that
the read pointer has wrapped around from the end address to the start
address of the buffer.
7
4
3
0
Reg. 102
LSB
Video PES Header Channel Buffer Write Address [7:0]
Read Only
Reg. 103
Video PES Header Channel Buffer Write Address [15:8]
Read Only
Reg. 104
MSB
Reserved
Video PES Header Channel Buffer
Write Address [19:16]
Read Only
7
4
3
0
Reg. 108
LSB
Video ES Channel Buffer Read Address [7:0]
Read Only
Reg. 109
Video ES Channel Buffer Read Address [15:8]
Read Only
Reg. 110
MSB
Reserved
Video ES Channel Buffer Read Address [19:16]
Read Only