參數(shù)資料
型號(hào): GS8180S36
廠商: GSI TECHNOLOGY
英文描述: 512K x 36Bit Separate I/O Sigma DDR SRAM(512K x 36位獨(dú)立I/O接口雙數(shù)據(jù)速率讀和寫模式靜態(tài)ΣRAM)
中文描述: 為512k × 36Bit分離I / O西格瑪?shù)腄DR SRAM的(為512k × 36位獨(dú)立的I / O接口雙數(shù)據(jù)速率讀和寫模式靜態(tài)ΣRAM)
文件頁數(shù): 14/32頁
文件大?。?/td> 853K
代理商: GS8180S36
Rev: 1.01 11/2000
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
14/32
2000, Giga Semiconductor, Inc.
A
Advanced Information
GS8180S09/18/36B-333/300/275/250
Separate I/O SDR Sigma RAM Truth Table
CK
Previous
State
Control
Inputs
Next
State
D
(t
n + 1
)
D
(t
n + 2
)
Q
(t
n + 1
)
CQ
(t
n + 1
)
Q
(t
n + 2
)
CQ
(t
n + 2
)
E1
E
W
Deselect,
Bank Deselect,
Deselect Read,
Deselect Write
1
F
X
Bank
Deselect
X
Hi-Z
Write
1
F
X
Bank
Deselect
Bank
Deselect
D1
Hi-Z
Read
1
F
X
X
Q1
CQ1
Hi-Z
Deselect,
Bank Deselect,
Deselect Write
Deselect Read
1
T
X
Deselect
X
CQ0
1
T
X
Deselect
X
Hi-Z
Hi-Z
CQ0
Q1
CQ1
Write
1
T
X
Deselect
D1
Read
1
T
X
Deselect
X
Deselect,
Bank Deselect
0
F
0
Deselect
Write
Deselect
Write
Deselect
Write
Deselect
Read
Deselect
Read
Deselect
Read
X
X
Hi-Z
Deselect Read
0
F
X
X
X
Hi-Z
Read
0
F
X
X
X
Q1
CQ1
Deselect,
Bank Deselect
0
F
1
X
Hi-Z
Hi-Z
Deselect Write
0
F
X
X
Hi-Z
Hi-Z
Write
0
F
X
D1
Hi-Z
Hi-Z
Deselect,
Bank Deselect
Deselect Read
0
T
0
Write
D0
D1
Hi-Z
CQ0
Hi-Z
Q1
CQ1
Q0
CQ0
Q0
CQ0
Q0
CQ0
0
T
X
Write
D0
D1
Read
0
T
X
Write
D0
D1
Deselect,
Bank Deselect
0
T
1
Read
X
Q1
CQ1
Q1
CQ1
Q1
CQ1
Deselect Write
0
T
X
Read
X
Write
0
T
X
Read
D1
Notes:
1.
2.
3.
4.
5.
X = Don’t Care, H = High, L = Low. E = T (True) if E2 = 1 and E3 = 0; E = F (False) if E2 = 0 or E3 = 1.
D0 and D1 are the first and second data input transfers in a write.
Q0 and Q1 are the first and second data output transfers in a read.
CQ0 and CQ1 are the echo clocks associated with the first and second data transfers.
“—” indicates that the input needed or driver state is determined by a subsequent operation.
相關(guān)PDF資料
PDF描述
GS8180S18 1Mb x 18Bit Separate I/O Sigma DDR SRAM(1M x 18位獨(dú)立I/O接口雙數(shù)據(jù)速率讀和寫模式靜態(tài)ΣRAM)
GS8180S09 2Mb x 9Bit Separate I/O Sigma DDR SRAM(2M x 9位獨(dú)立I/O接口雙數(shù)據(jù)速率讀和寫模式靜態(tài)ΣRAM)
GS820322T-138 64K x 32 2M Synchronous Burst SRAM
GS82032Q-100 64K x 32 2M Synchronous Burst SRAM
GS82032Q-117 64K x 32 2M Synchronous Burst SRAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
GS8182D08BD-167 制造商:GSI Technology 功能描述:SRAM SYNC DUAL 1.8V 16MBIT 2MX8 0.5NS 165FPBGA - Trays
GS8182D08BD-250 制造商:GSI Technology 功能描述:SRAM SYNC DUAL 1.8V 16MBIT 2MX8 0.45NS 165FPBGA - Trays
GS8182D08BD-375 制造商:GSI Technology 功能描述:SRAM SYNC DUAL 1.8V 16MBIT 2MX8 0.45NS 165FPBGA - Trays
GS8182D09BD-400 制造商:GSI Technology 功能描述:SRAM SYNC DUAL 1.8V 18MBIT 2M X 9 0.45NS 165FPBGA - Trays
GS8182D18BD-167 制造商:GSI Technology 功能描述:SRAM SYNC DUAL 1.8V 18MBIT 1MX18 0.5NS 165FPBGA - Trays