
ADV7180
Rev. A | Page 99 of 112
User Sub Map
Address Register
0x45
Bit
(Shading Indicates
Default State)
7 6 5 4 3 2 1 0
Comments
No CCAPD data detected—
VBI System 2
CCAPD data detected—VBI System 2
Current SD field is odd numbered
Current SD field is even numbered
MPU_STIM_INT = 0
MPU_STIM_INT = 1
Closed captioning not detected in the
input video signal—VBI System 2
Closed captioning data detected in the
video input signal—VBI System 2
Gemstar data not detected in the input
video signal—VBI System 2
Gemstar data detected in the input
video signal—VBI System 2
SD signal has not changed field from
odd to even or vice versa
SD signal has changed Field from odd to
even or vice versa
Not used
Not used
Manual interrupt not set
Manual interrupt set
Do not clear—VBI System 2
Clears CCAPD_Q bit – VBI System 2
Do not clear
Clears GEMD_Q bit
Do not clear
Clears SD_FIELD_CHNGD_Q bit
Not used
Not used
Do not clear
Clears MPU_STIM_INTRQ_Q bit
Masks CCAPD_Q bit—VBI System 2
Unmasks CCAPD_Q bit—
VBI System 2
Masks GEMD_Q bit—VBI System 2
Unmasks GEMD_Q bit—VBI System 2
Not used
Masks SD_FIELD_CHNGD_Q bit
Unmasks SD_FIELD_CHNGD_Q bit
Not used
Masks MPU_STIM_INTRQ_Q bit
Unmasks MPU_STIM_INTRQ_Q bit
SD 60 Hz signal output
SD 50 Hz signal output
SD vertical sync lock not established
SD vertical sync lock established
SD horizontal sync lock not established
SD horizontal sync lock established
Not used
SECAM lock not established
SECAM lock established
Not used
Not used
Not used
Bit Description
CCAPD.
Notes
These bits are status bits
only; they cannot be
cleared or masked;
Register 0x46 is used for
this purpose
0
0
1
x
x
0
1
x
x
x
1
0
Reserved.
EVEN_FIELD.
Reserved.
MPU_STIM_INTRQ.
Raw Status 2
(Read Only)
CCAPD_Q.
1
0
GEMD_Q.
1
Reserved.
SD_FIELD_CHNGD_Q.
0
x
x
1
Reserved.
Reserved.
MPU_STIM_INTRQ_Q.
0
1
0
1
x
x
x
0
1
0 0
0
1
0
1
0x46
Interrupt Status 2
(Read Only)
These bits can be cleared
or masked by Registers
0x47 and 0x48,
respectively
Note that interrupt in
Register 0x46 for the
CCAP, Gemstar, CGMS, and
WSS data is using the
Mode 1 data slicer
x
CCAPD_CLR.
GEMD_CLR.
Reserved.
SD_FIELD_CHNGD_CLR.
0
1
Reserved.
Reserved.
MPU_STIM_INTRQ_CLR.
0x47
Interrupt Clear 2
(Write Only)
Note that interrupt in
Register 0x46 for the
CCAP, Gemstar, CGMS, and
WSS data is using the
Mode 1 data slicer
CCAPD_MSK.
0
1
x
0 0
x
x
0
1
0 0
0
1
x
0
1
0
1
GEMD_MSK.
Reserved.
SD_FIELD_CHNGD_MSK.
0
1
0
1
Reserved.
MPU_STIM_INTRQ_MSK.
0x48
Interrupt Mask 2
(Read/Write)
Note that interrupt in
Register 0x46 for the
CCAP, Gemstar, CGMS, and
WSS data is using the
Mode 1 data slicer.
SD_OP_50Hz. SD 60 Hz/50 Hz
frame rate at output.
SD_V_LOCK.
SD_H_LOCK.
Reserved.
SCM_LOCK.
Reserved.
Reserved.
Reserved.
0x49
Raw Status 3
(Read Only)
These bits are status bits
only; they cannot be
cleared or masked;
Register 0x4A is used for
this purpose