參數(shù)資料
型號(hào): ADSP-21368BBPZ-2A
廠商: Analog Devices Inc
文件頁(yè)數(shù): 30/64頁(yè)
文件大?。?/td> 0K
描述: IC DSP 32BIT 333MHZ 256-BGA
產(chǎn)品培訓(xùn)模塊: SHARC Processor Overview
標(biāo)準(zhǔn)包裝: 1
系列: SHARC®
類型: 浮點(diǎn)
接口: DAI,DPI
時(shí)鐘速率: 333MHz
非易失內(nèi)存: ROM(768 kB)
芯片上RAM: 256kB
電壓 - 輸入/輸出: 3.30V
電壓 - 核心: 1.20V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 256-LBGA 裸露焊盤
供應(yīng)商設(shè)備封裝: 256-BGA(27x27)
包裝: 托盤
Rev. F
|
Page 36 of 64
|
October 2013
Table 29. Serial Ports—Internal Clock
Parameter
Min
Max
Unit
Timing Requirements
t
SFSI
1
FS Setup Before SCLK
(Externally Generated FS in Either Transmit or Receive Mode)
7ns
t
HFSI
1
FS Hold After SCLK
(Externally Generated FS in Either Transmit or Receive Mode)
2.5
ns
t
SDRI
1
Receive Data Setup Before SCLK
7
ns
t
HDRI
1
Receive Data Hold After SCLK
2.5
ns
Switching Characteristics
t
DFSI
2
FS Delay After SCLK (Internally Generated FS in Transmit Mode)
4
ns
t
HOFSI
2
FS Hold After SCLK (Internally Generated FS in Transmit Mode)
–1.0
ns
t
DFSIR
2
FS Delay After SCLK (Internally Generated FS in Receive Mode)
9.75
ns
t
HOFSIR
2
FS Hold After SCLK (Internally Generated FS in Receive Mode)
–1.0
ns
t
DDTI
2
Transmit Data Delay After SCLK
3.25
ns
t
HDTI
2
Transmit Data Hold After SCLK
–1.0
ns
t
SCLKIW
3
Transmit or Receive SCLK Width
2 × t
PCLK – 1.5
2 × t
PCLK + 1.5
ns
1 Referenced to the sample edge.
2 Referenced to drive edge.
3 Minimum SPORT divisor register value.
Table 30. Serial Ports—Enable and Three-State
Parameter
Min
Max
Unit
Switching Characteristics
t
DDTEN
1
Data Enable from External Transmit SCLK
2
ns
t
DDTTE
1
Data Disable from External Transmit SCLK
10
ns
t
DDTIN
1
Data Enable from Internal Transmit SCLK
–1
ns
1 Referenced to drive edge.
Table 31. Serial Ports—External Late Frame Sync
Parameter
Min
Max
Unit
Switching Characteristics
t
DDTLFSE
1
Data Delay from Late External Transmit FS or External Receive
FS with MCE = 1, MFD = 0
7.75
ns
t
DDTENFS
1
Data Enable for MCE = 1, MFD = 0
0.5
ns
1 The t
DDTLFSE and tDDTENFS parameters apply to left-justified sample pair as well as DSP serial mode, and MCE = 1, MFD = 0.
相關(guān)PDF資料
PDF描述
HWS300-24 PWR SUP IND 24V 14A SNG OUTPUT
ADSP-21065LKCAZ264 IC DSP CTLR 32BIT 196CSPBGA
TAJY107M006RNJ CAP TANT 100UF 6.3V 20% 2917
GMM08DRSN-S288 CONN EDGECARD 16POS .156 EXTEND
ABB60DHFD-S578 EDGECARD 120POS PCI32 .050 SMD
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
adsp-21368kbp-2a 制造商:Rochester Electronics LLC 功能描述: 制造商:Analog Devices 功能描述:
ADSP-21368KBP-2AZ 制造商:Analog Devices 功能描述:DSP 32BIT SHARC 333MHZ 256BGA 制造商:Analog Devices 功能描述:DSP, 32BIT, SHARC, 333MHZ, 256BGA
ADSP-21368KBP-ENG 制造商:Analog Devices 功能描述:
ADSP-21368KBPZ-2A 功能描述:IC DSP 32BIT 333MHZ 256-BGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - DSP(數(shù)字式信號(hào)處理器) 系列:SHARC® 標(biāo)準(zhǔn)包裝:2 系列:StarCore 類型:SC140 內(nèi)核 接口:DSI,以太網(wǎng),RS-232 時(shí)鐘速率:400MHz 非易失內(nèi)存:外部 芯片上RAM:1.436MB 電壓 - 輸入/輸出:3.30V 電壓 - 核心:1.20V 工作溫度:-40°C ~ 105°C 安裝類型:表面貼裝 封裝/外殼:431-BFBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:431-FCPBGA(20x20) 包裝:托盤
ADSP-21368KBPZ-3A 功能描述:IC DSP 32BIT 400MHZ 256BGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - DSP(數(shù)字式信號(hào)處理器) 系列:SHARC® 標(biāo)準(zhǔn)包裝:2 系列:StarCore 類型:SC140 內(nèi)核 接口:DSI,以太網(wǎng),RS-232 時(shí)鐘速率:400MHz 非易失內(nèi)存:外部 芯片上RAM:1.436MB 電壓 - 輸入/輸出:3.30V 電壓 - 核心:1.20V 工作溫度:-40°C ~ 105°C 安裝類型:表面貼裝 封裝/外殼:431-BFBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:431-FCPBGA(20x20) 包裝:托盤