![](http://datasheet.mmic.net.cn/370000/OR2T04A-2PS84_datasheet_16726875/OR2T04A-2PS84_135.png)
Data Sheet
June 1999
ORCA Series 2 FPGAs
Lucent Technologies Inc.
135
Timing Characteristics
(continued)
Table 33B. OR2TxxB Sequential PFU Timing Characteristics
1.The input buffers contain a programmable delay to allow the hold time vs. the external clock pin to be equal to 0.
OR2TxxB Commercial: V
DD
= 3.0 V to 3.6 V, 0 °C
≤
T
A
≤
70 °C; OR2TxxB Industrial: V
DD
= 3.0 V to 3.6 V, –40 °C
≤
T
A
≤
+85
°C.
Parameter
Symbol
Speed
Unit
-7
-8
Min
Max
Min
Max
Input Requirements
Clock Low Time
Clock High Time
Global S/R Pulse Width (GSRN)
Local S/R Pulse Width
Combinatorial Setup Times (T
J
= 85 °C,
V
DD
= min):
Four Input Variables to Clock
(A[4:0], B[4:0] to CK)
Five Input Variables to Clock
(A[4:0], B[4:0] to CK)
PFUMUX to Clock (A[4:0], B[4:0] to CK)
PFUMUX to Clock (C0 to CK)
PFUNAND to Clock (A[4:0], B[4:0] to CK)
PFUNAND to Clock (C0 to CK)
PFUXOR to Clock (A[4:0], B[4:0] to CK)
PFUXOR to Clock (C0 to CK)
Data In to Clock (WD[3:0] to CK)
Clock Enable to Clock (CE to CK)
Local Set/Reset (synchronous) (LSR to CK)
Data Select to Clock (SEL to CK)
Pad Direct In
Combinatorial Hold Times (T
J
= all, V
DD
= all):
Data In (WD[3:0] from CK)
Clock Enable (CE from CK)
Local Set/Reset (synchronous) (LSR from CK)
Data Select (SEL from CK)
Pad Direct In Hold (DIA[3:0], DIB[3:0] to CK)
1
All Others
Output Characteristics
Sequential Delays (T
J
= 85 °C, V
DD
= min):
Local S/R (async) to PFU Out (LSR to Q[3:0])
Global S/R to PFU Out (GSRN to Q[3:0])
Clock to PFU Out (CK to Q[3:0])—Register
Clock to PFU Out (CK to Q[3:0])—Latch
Transparent Latch (WD[3:0] to Q[3:0])
T
CL
T
CH
T
RW
T
PW
1.7
1.7
1.7
1.7
—
—
—
—
1.4
1.4
1.4
1.4
—
—
—
—
ns
ns
ns
ns
F4*_SET
F5*_SET
MUX_SET
C0MUX_SET
ND_SET
C0ND_SET
XOR_SET
C0XOR_SET
D*_SET
CKEN_SET
LSR_SET
SELECT_SET
PDIN_SET
1.0
1.0
1.3
1.1
1.0
0.8
1.3
1.1
0.2
1.0
1.0
1.0
0.0
—
—
—
—
—
—
—
—
—
—
—
—
—
0.8
0.8
1.3
0.8
0.8
0.7
1.3
0.8
0.1
0.8
0.8
0.8
0.0
—
—
—
—
—
—
—
—
—
—
—
—
—
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
D*_HLD
CKEN_HLD
LSR_HLD
SELECT_HLD
PDIN_HLD
—
0.0
0.0
0.0
0.0
0.1
0.0
—
—
—
—
—
—
0.0
0.0
0.0
0.0
0.1
0.0
—
—
—
—
—
—
ns
ns
ns
ns
ns
ns
LSR_DEL
GSR_DEL
REG_DEL
LTCH_DEL
LTCH_DDEL
2.2
1.4
1.0
1.0
1.7
—
—
—
—
—
1.8
1.0
1.0
1.0
1.4
—
—
—
—
—
ns
ns
ns
ns
ns