參數(shù)資料
型號: MK2049-34SAITR
元件分類: 時鐘產(chǎn)生/分配
英文描述: 77.76 MHz, OTHER CLOCK GENERATOR, PDSO20
封裝: 0.300 INCH, SOIC-20
文件頁數(shù): 5/8頁
文件大?。?/td> 148K
代理商: MK2049-34SAITR
3.3 Volt Communications Clock VCXO PLL
MDS 2049-34A B
5
Revision 060105
Integrated Circuit Systems, Inc.
525 Race Street, San Jose, CA 95126
tel (408) 297-1201
www.icst.com
MK2049-34A
PC Board Layout
A proper board layout is critical to the successful use of the MK2049-34A. In particular, the CAP1 and CAP2 pins
are very sensitive to noise and leakage (CAP2 at pin 18 is the most sensitive). Traces must be as short as possible
and the two capacitors and resistor must be mounted next to the device as shown below. The capacitor shown
between pins 15 and 17, and the one between pins 4 and 7 are the power supply decoupling capacitors. The high
frequency output clocks on pins 8 and 9 should have a series termination of 33
connected close to the pin.
Additional improvements will come from keeping all components on the same side of the board, minimizing vias
through other signal layers, and routing other signals away from the MK2049. You may also refer to application note
MAN05 for additional suggestions on layout of the crystal selection.
The crystal traces should include pads for small capacitors from X1 and X2 to ground. These are used to adjust the
stray capacitance of the board to match the crystal load capacitance. The typical telecom reference frequency is
accurate to much less than 1 ppm, so the MK2049-34A may lock and run properly even if the board capacitance is
not adjusted with these fixed capacitors. However, ICS recommends that the adjustment capacitors be included to
minimize the effects of variation in individual crystals, temperature, and aging. The value of these capacitors
(typically 0 - 4 pF) is determined once for a given board layout, using the procedure found in application note
16
1
15
2
14
3
13
4
12
5
11
6
7
8
9
10
20
19
18
17
G
cap
resist
cap
ca
p
ca
p
resist
V
G
cap
Optional -
see text
Cutout in ground and power plane.
Route all traces away from this area.
V
= connect to VDD
G
= connect to GND
Figure 2. Typical MK2049-34 Layout
相關(guān)PDF資料
PDF描述
MK2049-34SAILFTR 77.76 MHz, OTHER CLOCK GENERATOR, PDSO20
MK2049-34SAILF 77.76 MHz, OTHER CLOCK GENERATOR, PDSO20
MK2049-36SILFTR 155.52 MHz, OTHER CLOCK GENERATOR, PDSO20
MK2049-36SI 155.52 MHz, OTHER CLOCK GENERATOR, PDSO20
MK2059-01SILFTR 25.92 MHz, OTHER CLOCK GENERATOR, PDSO20
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MK2049-34SI 制造商:ICS 制造商全稱:ICS 功能描述:3.3 V Communications Clock PLL
MK2049-34SITR 制造商:ICS 制造商全稱:ICS 功能描述:3.3 V Communications Clock PLL
MK2049-35 制造商:ICS 制造商全稱:ICS 功能描述:3.3 V Communications Clock PLL
MK2049-35SI 制造商:Integrated Device Technology Inc 功能描述:49.152 MHz, OTHER CLOCK GENERATOR, PDSO20
MK2049-35SITR 制造商:ICS 制造商全稱:ICS 功能描述:3.3 V Communications Clock PLL