參數(shù)資料
型號: MC68EN302CPV20BT
廠商: FREESCALE SEMICONDUCTOR INC
元件分類: 微控制器/微處理器
英文描述: 4 CHANNEL(S), 10M bps, LOCAL AREA NETWORK CONTROLLER, PQFP144
封裝: 20 X 20 MM, 1.40 MM HEIGHT, 0.50 MM PITCH, PLASITC, LQFP-144
文件頁數(shù): 50/128頁
文件大?。?/td> 641K
代理商: MC68EN302CPV20BT
MC68EN302 Module Bus Controller
MOTOROLA
MC68EN302 REFERENCE MANUAL
2-11
Byte (BB) bit is provided in the MBC register. This bit reflects the state of A0 during the last
bus error caused by an access to a byte peripheral.
2.9.3 Retry Handling
In most cases, an MC68EN302 retry is identical to 302 retry operation. If however, a retry
occurs during the second bus cycle of a word access to an 8-bit port, the retry signal is
passed to the initiating master. This causes both of the cycles to be retried, instead of just
the second cycle.
2.10 PARITY LOGIC
The MC68EN302 provides parity support to generate, check, and report parity and parity
errors.
2.10.1 Parity Generation
The MC68EN302 provides the option of generating and checking parity for the 4 chip selects
and the 2 DRAM banks. In the case of a write, parity is generated with one bit of parity per
byte of data. The parity is output on the parity pins and delayed from other data by the
propagation delay through the parity generator.
2.10.2 Parity Checking
Parity checking is performed on read accesses. If the 8-bit option of the Chip Select logic is
used, parity is checked on only the upper 8-bits. In all other options, parity is checked on
both bytes.
2.10.3 Parity Error Reporting
Parity error reporting is accomplished via three mechanisms.
Parity Error Pin
This pin is asserted when a parity error is detected. Parity error detection does not occur
with enough time to generate a bus error on the affected cycle. The parity error pin may be
used with external circuitry to facilitate parity error handling. This pin is not negated until all
the parity error register bits are cleared.
Parity Error Status Bits
There are 6 PCSR register bits dedicated to providing status on parity errors, corresponding
to the 2 DRAM banks and the 4 Chip Selects. If a parity error is detected, the bit that
corresponds to the module that generated the error is set. These bits are reset to zero and
are cleared by writing a one.
Parity Error Interrupt
The PIE bit in the PCSR register is provided to allow the option of generating a level 5 (or 3)
interrupt in the event that a parity error is generated. If this option is selected, the interrupt
is driven after the error is detected until the Parity Error Status Bits are cleared.
相關(guān)PDF資料
PDF描述
MC68302FC20CR2 4 CHANNEL(S), 10M bps, LOCAL AREA NETWORK CONTROLLER, PQFP132
MC68302FC16CR2 4 CHANNEL(S), 10M bps, LOCAL AREA NETWORK CONTROLLER, PQFP132
MC68LC302PU20CT 4 CHANNEL(S), 10M bps, LOCAL AREA NETWORK CONTROLLER, PQFP100
MC68EN302PV25BT 4 CHANNEL(S), 10M bps, LOCAL AREA NETWORK CONTROLLER, PQFP144
MC68302PV33C 4 CHANNEL(S), 10M bps, LOCAL AREA NETWORK CONTROLLER, PQFP144
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MC68EN302PV20 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:Integrated Multiprotocol Processor with Ethernet
MC68EN302PV20BT 功能描述:IC MPU MULTI-PROTOCOL 144-LQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - 微處理器 系列:M683xx 標(biāo)準(zhǔn)包裝:2 系列:MPC8xx 處理器類型:32-位 MPC8xx PowerQUICC 特點:- 速度:133MHz 電壓:3.3V 安裝類型:表面貼裝 封裝/外殼:357-BBGA 供應(yīng)商設(shè)備封裝:357-PBGA(25x25) 包裝:托盤
MC68EN302PV25 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:Integrated Multiprotocol Processor with Ethernet
MC68EN302PV25BT 功能描述:IC MPU MULTI-PROTOCOL 144-LQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - 微處理器 系列:M683xx 標(biāo)準(zhǔn)包裝:2 系列:MPC8xx 處理器類型:32-位 MPC8xx PowerQUICC 特點:- 速度:133MHz 電壓:3.3V 安裝類型:表面貼裝 封裝/外殼:357-BBGA 供應(yīng)商設(shè)備封裝:357-PBGA(25x25) 包裝:托盤
MC68EN360AI25L 功能描述:微處理器 - MPU QUICC ETHRN RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時鐘頻率:536 MHz 程序存儲器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-324