參數(shù)資料
型號: M29W320DB7AN6
廠商: NUMONYX
元件分類: PROM
英文描述: 2M X 16 FLASH 3V PROM, 70 ns, PDSO48
封裝: 12 X 20 MM, PLASTIC, TSOP-48
文件頁數(shù): 7/56頁
文件大小: 1125K
代理商: M29W320DB7AN6
M29W320DT, M29W320DB
Bus operations
15/56
3
Bus operations
There are five standard bus operations that control the device. These are Bus Read, Bus
Write, Output Disable, Standby and Automatic Standby. See Table 2 and Table 3, Bus
operations, for a summary. Typically glitches of less than 5ns on Chip Enable or Write
Enable are ignored by the memory and do not affect bus operations.
3.1
Bus Read
Bus Read operations read from the memory cells, or specific registers in the Command
Interface. A valid Bus Read operation involves setting the desired address on the Address
Inputs, applying a Low signal, VIL, to Chip Enable and Output Enable and keeping Write
Enable High, VIH. The Data Inputs/Outputs will output the value, see Figure 9: Read Mode
, and Table 12: Read AC Characteristics, for details of when the output
becomes valid.
3.2
Bus Write
Bus Write operations write to the Command Interface. A valid Bus Write operation begins by
setting the desired address on the Address Inputs. The Address Inputs are latched by the
Command Interface on the falling edge of Chip Enable or Write Enable, whichever occurs
last. The Data Inputs/Outputs are latched by the Command Interface on the rising edge of
Chip Enable or Write Enable, whichever occurs first. Output Enable must remain High, VIH,
during the whole Bus Write operation. See Figure 10 and Figure 11, Write AC waveforms,
and Table 13 and Table 14, Write AC Characteristics, for details of the timing requirements.
3.3
Output Disable
The Data Inputs/Outputs are in the high impedance state when Output Enable is High, VIH.
3.4
Standby
When Chip Enable is High, VIH, the memory enters Standby mode and the Data
Inputs/Outputs pins are placed in the high-impedance state. To reduce the Supply Current to
the Standby Supply Current, ICC2, Chip Enable should be held within VCC ± 0.2V. For the
Standby current level see Table 11: DC Characteristics.
During program or erase operations the memory will continue to use the Program/Erase
Supply Current, ICC3, for Program or Erase operations until the operation completes.
3.5
Automatic Standby
If CMOS levels (VCC ± 0.2V) are used to drive the bus and the bus is inactive for 300ns or
more the memory enters Automatic Standby where the internal Supply Current is reduced to
the Standby Supply Current, ICC2. The Data Inputs/Outputs will still output data if a Bus
Read operation is in progress.
相關(guān)PDF資料
PDF描述
M30L40C-E3/4W 15 A, 40 V, SILICON, RECTIFIER DIODE, TO-220AB
M31012ABMNFREQ VCXO, CLOCK, 150 MHz - 1400 MHz, CMOS OUTPUT
M31002ABPNFREQ VCXO, CLOCK, 150 MHz - 1400 MHz, PECL OUTPUT
M31002BSLNFREQ VCXO, CLOCK, 150 MHz - 1400 MHz, LVDS OUTPUT
M31022AGPNFREQ VCXO, CLOCK, 150 MHz - 1400 MHz, PECL OUTPUT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
M29W320DB7AN6E 制造商:Micron Technology Inc 功能描述:AUTOMOTIVE - Trays 制造商:Micron Technology Inc 功能描述:IC FLASH 32MBIT 70NS 48TSOP
M29W320DB7AN6F 制造商:Micron Technology Inc 功能描述:AUTOMOTIVE - Tape and Reel
M29W320DB7AN6F TR 制造商:Micron Technology Inc 功能描述:IC FLASH 32MBIT 70NS 48TSOP
M29W320DB7AZA3F 制造商:Micron Technology Inc 功能描述:AUTOMOTIVE - Tape and Reel
M29W320DB7AZA6E 制造商:Micron Technology Inc 功能描述:32MB 2MX16 NOR FLASH PLASTIC IND TEMP BOTTOM PBF TFBGA 3.0V - Trays 制造商:Micron Technology Inc 功能描述:IC FLASH 32MBIT 70NS 63TFBGA