1-6 Revision 10 Table 1-2 describes the I/O features of eX devices. For more information on I/Os, refe" />
參數(shù)資料
型號(hào): EX128-TQG64A
廠商: Microsemi SoC
文件頁(yè)數(shù): 2/48頁(yè)
文件大小: 0K
描述: IC FPGA ANTIFUSE 6K 64-TQFP
標(biāo)準(zhǔn)包裝: 160
系列: EX
邏輯元件/單元數(shù): 256
輸入/輸出數(shù): 46
門(mén)數(shù): 6000
電源電壓: 2.3 V ~ 2.7 V
安裝類(lèi)型: 表面貼裝
工作溫度: -40°C ~ 125°C
封裝/外殼: 64-LQFP
供應(yīng)商設(shè)備封裝: 64-TQFP(10x10)
eX FPGA Architecture and Characteristics
1-6
Revision 10
Table 1-2 describes the I/O features of eX devices. For more information on I/Os, refer to Microsemi eX,
SX-A, and RT54SX-S I/Os application note.
The eX family supports mixed-voltage operation and is designed to tolerate 5.0 V inputs in each case.
A detailed description of the I/O pins in eX devices can be found in "Pin Description" on page 1-31.
Hot-Swapping
eX I/Os are configured to be hot-swappable. During power-up/down (or partial up/down), all I/Os are
tristated, provided VCCA ramps up within a diode drop of VCCI. VCCA and VCCI do not have to be stable.
during power-up/down, and they do not require a specific power-up or power-down sequence in order to
avoid damage to the eX devices. In addition, all outputs can be programmed to have a weak resistor pull-
up or pull-down for output tristate at power-up. After the eX device is plugged into an electrically active
system, the device will not degrade the reliability of or cause damage to the host system. The device's
output pins are driven to a high impedance state until normal chip operating conditions are reached.
Applications, which also applies to the eX devices, for more information on hot swapping.
Power Requirements
Power consumption is extremely low for the eX family due to the low capacitance of the antifuse
interconnects. The antifuse architecture does not require active circuitry to hold a charge (as do SRAM or
EPROM), making it the lowest-power FPGA architecture available today.
Low Power Mode
The eX family has been designed with a Low Power Mode. This feature, activated with setting the special
LP pin to HIGH for a period longer than 800 ns, is particularly useful for battery-operated systems where
battery life is a primary concern. In this mode, the core of the device is turned off and the device
consumes minimal power with low standby current. In addition, all input buffers are turned off, and all
outputs and bidirectional buffers are tristated when the device enters this mode. Since the core of the
device is turned off, the states of the registers are lost. The device must be re-initialized when returning
to normal operating mode. I/Os can be driven during LP mode. For details, refer to the Design for Low
Power in Microsemi Antifuse FPGAs application note under the section Using the LP Mode Pin on eX
Devices. Clock pins should be driven either HIGH or LOW and should not float; otherwise, they will draw
current and burn power. The device must be re-initialized when exiting LP mode.
Table 1-2 I/O Features
Function
Description
Input
Buffer
Threshold
Selection
5.0V TTL
3.3V LVTTL
2.5V LVCMOS2
Nominal Output Drive
5.0V TTL/CMOS
3.3V LVTTL
2.5V LVCMOS 2
Output Buffer
“Hot-Swap” Capability
I/O on an unpowered device does not sink current
Can be used for “cold sparing”
Selectable on an individual I/O basis
Individually selectable low-slew option
Power-Up
Individually selectable pull ups and pull downs during power-up (default is to power up in
tristate)
Enables deterministic power-up of device
VCCA and VCCI can be powered in any order
相關(guān)PDF資料
PDF描述
ABC60DRTH-S13 CONN EDGECARD 120PS DIP .100 SLD
RMC10DTEF CONN EDGECARD 20POS .100 EYELET
ACC65DREF CONN EDGECARD 130PS .100 EYELET
ABC65DREF CONN EDGECARD 130PS .100 EYELET
ACB35DHAR CONN EDGECARD 70POS R/A .050 DIP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EX128-TQG64I 功能描述:IC FPGA ANTIFUSE 6K 64-TQFP RoHS:是 類(lèi)別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門(mén)陣列) 系列:EX 標(biāo)準(zhǔn)包裝:152 系列:IGLOO PLUS LAB/CLB數(shù):- 邏輯元件/單元數(shù):792 RAM 位總計(jì):- 輸入/輸出數(shù):120 門(mén)數(shù):30000 電源電壓:1.14 V ~ 1.575 V 安裝類(lèi)型:表面貼裝 工作溫度:-40°C ~ 85°C 封裝/外殼:289-TFBGA,CSBGA 供應(yīng)商設(shè)備封裝:289-CSP(14x14)
EX12BTQ64I 制造商:ACTEL 功能描述:New
EX12L-120PC/3E-GL/L 制造商:Hirose 功能描述:
EX12L-120PC/3E-GL/L(50) 功能描述:集管和線殼 HIROSE ELECTRIC RoHS:否 產(chǎn)品種類(lèi):1.0MM Rectangular Connectors 產(chǎn)品類(lèi)型:Headers - Pin Strip 系列:DF50 觸點(diǎn)類(lèi)型:Pin (Male) 節(jié)距:1 mm 位置/觸點(diǎn)數(shù)量:16 排數(shù):1 安裝風(fēng)格:SMD/SMT 安裝角:Right 端接類(lèi)型:Solder 外殼材料:Liquid Crystal Polymer (LCP) 觸點(diǎn)材料:Brass 觸點(diǎn)電鍍:Gold 制造商:Hirose Connector
EX12L-120PC/3E-GL/L(51) 功能描述:集管和線殼 HIROSE ELECTRIC RoHS:否 產(chǎn)品種類(lèi):1.0MM Rectangular Connectors 產(chǎn)品類(lèi)型:Headers - Pin Strip 系列:DF50 觸點(diǎn)類(lèi)型:Pin (Male) 節(jié)距:1 mm 位置/觸點(diǎn)數(shù)量:16 排數(shù):1 安裝風(fēng)格:SMD/SMT 安裝角:Right 端接類(lèi)型:Solder 外殼材料:Liquid Crystal Polymer (LCP) 觸點(diǎn)材料:Brass 觸點(diǎn)電鍍:Gold 制造商:Hirose Connector