參數(shù)資料
型號(hào): AD7440BRM-REEL7
廠商: Analog Devices Inc
文件頁(yè)數(shù): 15/29頁(yè)
文件大小: 0K
描述: IC ADC 10BIT W/DIFF INP 8-MSOP
標(biāo)準(zhǔn)包裝: 1,000
位數(shù): 10
采樣率(每秒): 1M
數(shù)據(jù)接口: DSP,MICROWIRE?,QSPI?,串行,SPI?
轉(zhuǎn)換器數(shù)目: 1
功率耗散(最大): 9.25mW
電壓電源: 單電源
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 8-TSSOP,8-MSOP(0.118",3.00mm 寬)
供應(yīng)商設(shè)備封裝: 8-MSOP
包裝: 帶卷 (TR)
輸入數(shù)目和類型: 1 個(gè)差分,單極
AD7440/AD7450A
Rev. C | Page 21 of 28
Sixteen serial clock cycles are required to perform a conversion
and access data from the AD7440/AD7450A.
SERIAL INTERFACE
CS going low
provides the first leading zero to be read in by the DSP or
microcontroller. The remaining data is then clocked out on the
subsequent SCLK falling edges beginning with the second
leading zero. Thus, the first falling clock edge on the serial clock
provides the second leading zero. The final bit in the data
transfer is valid on the 16th falling edge, having been clocked
out on the previous (15th) falling edge. Once the conversion is
complete and the data has been accessed after the 16 clock
cycles, it is important to ensure that before the next conversion
is initiated, enough time is left to meet the acquisition and
quiet time specifications (see Timing Examples 1 and 2). To
achieve 1 MSPS with an 18 MHz clock for V
Figure 2 and Figure 3 show detailed timing diagrams for the
serial interface of the AD7450A and the AD7440, respectively.
The serial clock provides the conversion clock and also controls
the transfer of data from the devices during conversion. CS
initiates the conversion process and frames the data transfer.
The falling edge of CS puts the track-and-hold into hold mode
and takes the bus out of three-state. The analog input is sampled
and the conversion is initiated at this point. The conversion
requires 16 SCLK cycles to complete.
Once 13 SCLK falling edges have occurred, the track-and-hold
goes back into track on the next SCLK rising edge, as shown at
Point B in
DD
= 3 V and 5 V, an
18-clock burst performs the conversion and leaves enough time
before the next conversion for the acquisition and quiet time.
Figure 2 and Figure 3. On the 16th SCLK falling
edge, the SDATA line goes back into three-state. If the rising
edge of CS occurs before 16 SCLKs have elapsed, the conversion
terminates and the SDATA line goes back into three-state.
In applications with a slower SCLK, it may be possible to read in
data on each SCLK rising edge; that is, the first rising edge of
SCLK after the
The conversion result from the AD7440/AD7450A is provided
on the SDATA output as a serial data stream. The bits are
clocked out on the falling edge of the SCLK input. The data
stream of the AD7450A consists of four leading zeros followed
by 12 bits of conversion data provided MSB first; the data
stream of the AD7440 consists of four leading zeros, followed
by the 10 bits of conversion data followed by two trailing zeros,
which is also provided MSB first. In both cases, the output
coding is twos complement.
CS falling edge would have the leading zero
provided and the 15th SCLK edge would have DB0 provided.
03051-A
-040
t2
t8
t6
t5
tCONVERT
CS
SCLK
12
3
4
5
13
14
15
16
12.5(1/FSCLK)
tACQUISITION
1/THROUGHPUT
tQUIET
10ns
B
C
Figure 40. Serial Interface Timing Example
相關(guān)PDF資料
PDF描述
AD7920BRMZ-REEL7 IC ADC 12BIT SRL 250KSPS 8MSOP
CS5511-ASZR IC ADC 16BIT INTERNAL OSC 8-SOIC
MS27497T8F98P CONN RCPT 3POS WALL MNT W/PINS
CS5510-ASZR IC ADC 16BIT EXTERNAL OSC 8-SOIC
VI-JNL-IW-B1 CONVERTER MOD DC/DC 28V 100W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7440BRMZ 功能描述:IC ADC 10BIT DIFF IN 1MSPS 8MSOP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 其它有關(guān)文件:TSA1204 View All Specifications 標(biāo)準(zhǔn)包裝:1 系列:- 位數(shù):12 采樣率(每秒):20M 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:2 功率耗散(最大):155mW 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-TQFP 供應(yīng)商設(shè)備封裝:48-TQFP(7x7) 包裝:Digi-Reel® 輸入數(shù)目和類型:4 個(gè)單端,單極;2 個(gè)差分,單極 產(chǎn)品目錄頁(yè)面:1156 (CN2011-ZH PDF) 其它名稱:497-5435-6
AD7440BRMZ2 制造商:AD 制造商全稱:Analog Devices 功能描述:Differential Input, 1 MSPS ADCs in an 8-Lead SOT-23
AD7440BRT 制造商:AD 制造商全稱:Analog Devices 功能描述:Differential Input, 1 MSPS ADCs in an 8-Lead SOT-23
AD7440BRTR2 制造商:AD 功能描述:New
AD7440BRT-R2 制造商:Analog Devices 功能描述: