Rev.1.01 XRD98L63 CDS By-Pass Mode The CDS By-Pass mode connects the CCDin and REFin pins directly to the CDS amp inputs, by-passing the CDS" />
參數(shù)資料
型號(hào): XRD98L63AIV-F
廠商: Exar Corporation
文件頁數(shù): 9/41頁
文件大?。?/td> 0K
描述: IC CCD DIGITIZER 12BIT 48TQFP
標(biāo)準(zhǔn)包裝: 250
位數(shù): 12
通道數(shù): 1
電壓 - 電源,模擬: 2.7 V ~ 3.6 V
電壓 - 電源,數(shù)字: 2.7 V ~ 3.6 V
封裝/外殼: 48-TQFP
供應(yīng)商設(shè)備封裝: 48-TQFP(7x7)
包裝: 托盤
17
Rev.1.01
XRD98L63
CDS By-Pass Mode
The CDS By-Pass mode connects the CCDin and
REFin pins directly to the CDS amp inputs, by-passing
the CDS switching function. This mode is useful for
testing the PGA/ADC with a simple differential or a
single-ended signal.
To enable the CDS By-Pass mode, write a “1” to the No
CDS bit in the Test register. This will disable the CDS
switching functions and turn on switches which connect
the CCDin & REFin pins directly to the CDS amp inputs.
In the CDS By-Pass mode, the SPIX signal is required
to clock the switched-capacitor PGA stages, and
ADCLK is required to clock the ADC. The PGA analog
output does not come out to any pin; the ADC digital
output must be monitored instead.
When using the CDS By-Pass mode, the calibration
logic must be put in either the Hold mode or the ManCal
mode. In the CDS By-Pass mode, the Coarse Offset
DAC does not affect the input, but the Fine Offset DAC
does affect the PGA output. The calibration logic is not
aware that the Coarse Offset DAC is not active, and will
cause errors if left operating in the automatic mode.
To simplify signal interfacing when using the CDS By-
Pass mode, write a “1” to the nofs2 bit in the Test
register. This will disable the scale offset introduced
at the PGA ouput (this offset is required for CCD signal
digitization).
When using the CDS By-Pass mode, the ADC digital
output code will be related to the inputs by the transfer
function below:
(
)
[
] (
)
CapN
CapP
2
4096
DAC
FineOffset
PGAgain
2048
ADCout
×
+
×
+
=
CCDin
REFin
Figure 8. CDS By-Pass Mode Timing
Input Signal
REFin-CCDin
SPIX
ADCLK
Sample N
PGA1 tracks
Input Signal
ADC tracks
PGA2 output
non-overlap
DB[11:0]
Sample N+1
Data N-7
Data N-6
PGA2 tracks
PGA1 output
t
DL
Data N-8
相關(guān)PDF資料
PDF描述
XRT71D00IQ-F IC JITTER ATTENUATOR SGL 32TQFP
XRT71D03IV-F IC JITTER ATTENUATOR 3CH 64TQFP
XRT71D04IV IC JITTER ATTENUATOR 4CH 80TQFP
XRT8000IP-F IC WAN CLOCK E1/E1 DUAL 18PDIP
XRT8001IP-F IC WAN CLOCK E1/E1 DUAL 18PDIP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XRD98L63AIVTR-F 制造商:Exar Corporation 功能描述:AFE General Purpose 1ADC 12-Bit 3V 48-Pin TQFP T/R 制造商:Exar Corporation 功能描述:XRD98L63AIVTR-F
XRD98L63EVAL 功能描述:數(shù)據(jù)轉(zhuǎn)換 IC 開發(fā)工具 Eval Board for XRD98L63AIV RoHS:否 制造商:Texas Instruments 產(chǎn)品:Demonstration Kits 類型:ADC 工具用于評(píng)估:ADS130E08 接口類型:SPI 工作電源電壓:- 6 V to + 6 V
XRD98L63ZEVAL 功能描述:數(shù)據(jù)轉(zhuǎn)換 IC 開發(fā)工具 Eval Board (Solder) XRD98L63AIV RoHS:否 制造商:Texas Instruments 產(chǎn)品:Demonstration Kits 類型:ADC 工具用于評(píng)估:ADS130E08 接口類型:SPI 工作電源電壓:- 6 V to + 6 V
XRDAN27 制造商:EXAR 制造商全稱:EXAR 功能描述:Compensating for Zero Order Hold Effects
XRDAN28 制造商:EXAR 制造商全稱:EXAR 功能描述:Frequency Response Effects of Overampling and Averaging on A/D Output Data