參數(shù)資料
型號: XR16V698IQ100-F
廠商: Exar Corporation
文件頁數(shù): 31/58頁
文件大小: 0K
描述: IC UART FIFO 32B OCTAL 100QFP
標準包裝: 66
特點: *
通道數(shù): 8
FIFO's: 32 字節(jié)
規(guī)程: RS485
電源電壓: 2.25 V ~ 3.6 V
帶自動流量控制功能:
帶IrDA 編碼器/解碼器:
帶故障啟動位檢測功能:
帶調(diào)制解調(diào)器控制功能:
安裝類型: 表面貼裝
封裝/外殼: 100-BQFP
供應商設備封裝: 100-QFP(14x20)
包裝: 托盤
XR16V698
37
REV. 1.0.3
2.25V TO 3.6V HIGH PERFORMANCE OCTAL UART WITH 32-BYTE FIFO
LCR[6]: Transmit Break Enable
When enabled the Break control bit causes a break condition to be transmitted (the TX output is forced to a
“space’, logic 0, state). This condition remains until disabled by setting LCR bit-6 to a logic 0.
Logic 0 = No TX break condition. (default)
Logic 1 = Forces the transmitter output (TX) to a “space”, logic 0, for alerting the remote receiver of a line
break condition.
LCR[5]: TX and RX Parity Select
If the parity bit is enabled, LCR BIT-5 selects the forced parity format.
LCR BIT-5 = logic 0, parity is not forced (default).
LCR BIT-5 = logic 1 and LCR BIT-4 = logic 0, parity bit is forced to a logical 1 for the transmit and receive
data.
LCR BIT-5 = logic 1 and LCR BIT-4 = logic 1, parity bit is forced to a logical 0 for the transmit and receive
data.
LCR[4]: TX and RX Parity Select
If the parity bit is enabled with LCR bit-3 set to a logic 1, LCR BIT-4 selects the even or odd parity format.
Logic 0 = ODD Parity is generated by forcing an odd number of logic 1’s in the transmitted character. The
receiver must be programmed to check the same format (default).
Logic 1 = EVEN Parity is generated by forcing an even the number of logic 1’s in the transmitted character.
The receiver must be programmed to check the same format.
LCR[3]: TX and RX Parity Select
Parity or no parity can be selected via this bit. The parity bit is a simple way used in communications for data
integrity check. See Table 15 above for parity selection summary.
Logic 0 = No parity.
Logic 1 = A parity bit is generated during the transmission while the receiver checks for parity error of the
data character received.
TABLE 15: PARITY PROGRAMMING
LCR BIT-5
LCR BIT-4
LCR BIT-3
PARITY SELECTION
X
0
No parity
0
1
Odd parity
0
1
Even parity
1
0
1
Force parity to mark, “1”
1
Force parity to space, “0”
相關(guān)PDF資料
PDF描述
XR16V794IV-F IC UART FIFO 64B QUAD 64LQFP
XR16V798IQ-F IC UART FIFO 64B OCTAL 100QFP
XR17C152IM-F IC UART PCI BUS DUAL 100TQFP
XR17C154IV IC UART PCI BUS QUAD 144LQFP
XR17C158IV-F IC UART PCI BUS OCTAL 144LQFP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XR16V698IQ100TR-F 制造商:Exar Corporation 功能描述:UART 8-CH 32Byte FIFO 2.5V/3.3V 100-Pin PQFP T/R 制造商:Exar Corporation 功能描述:XR16V698IQ100TR-F
XR16V794 制造商:EXAR 制造商全稱:EXAR 功能描述:HIGH PERFORMANCE 2.25V TO 3.6V QUAD UART WITH FRACTIONAL
XR16V794_08 制造商:EXAR 制造商全稱:EXAR 功能描述:HIGH PERFORMANCE 2.25V TO 3.6V QUAD UART WITH FRACTIONAL
XR16V794IV 制造商:EXAR 制造商全稱:EXAR 功能描述:HIGH PERFORMANCE 2.25V TO 3.6V QUAD UART WITH FRACTIONAL
XR16V794IV-0A-EVB 功能描述:UART 接口集成電路 Supports V794 64 ld TQFP,ISA Interface RoHS:否 制造商:Texas Instruments 通道數(shù)量:2 數(shù)據(jù)速率:3 Mbps 電源電壓-最大:3.6 V 電源電壓-最小:2.7 V 電源電流:20 mA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:LQFP-48 封裝:Reel