參數(shù)資料
型號(hào): XCF16PVOG48C
廠商: XILINX INC
元件分類: DRAM
英文描述: Platform Flash In-System Programmable Configuration PROMS
中文描述: 16M X 1 CONFIGURATION MEMORY, PDSO48
封裝: LEAD-FREE, PLASTIC, TSOP-48
文件頁(yè)數(shù): 45/46頁(yè)
文件大?。?/td> 525K
代理商: XCF16PVOG48C
Platform Flash In-System Programmable Configuration PROMS
DS123 (v2.9) May 09, 2006
www.xilinx.com
45
R
07/20/04
2.4
Added Pb-free package options VOG20, FSG48, and VOG48.
Figure 6, page 14
, and
Figure 7, page 15
: Corrected connection name for FPGA DOUT
(OPTIONAL Daisy-chained Slave FPGAs with different configurations) from DOUT to DIN.
Section
"Absolute Maximum Ratings," page 24
: Removed parameter T
SOL
from table. (T
SOL
information can be found in
Package User Guide
.)
Table 2, page 3
: Removed reference to XC2VP125 FPGA.
10/18/04
2.5
Table 1, page 1
: Broke out V
CCO
/ V
CCJ
into two separate columns.
Table 9, page 7
: Added clarification of ID code die revision bits.
Table 10, page 8
: Deleted T
CKMIN2
(bypass mode) and renamed T
CKMIN1
to T
CKMIN
.
Table
"Recommended Operating Conditions," page 25
: Separated V
CCO
and V
CCJ
parameters.
Table
"DC Characteristics Over Operating Conditions," page 26
:
Added most parameter values for XCF08P, XCF16P, XCF32P devices.
Added Footnote (1) to I
CCO
specifying no-load conditions.
Table
"AC Characteristics Over Operating Conditions," page 27
:
Added most parameter values for XCF08P, XCF16P, XCF32P devices.
Expanded Footnote (1) to include XCF08P, XCF16P, XCF32P devices.
Added Footnote (8) through (11) relating to CLKOUT conditions for various parameters.
Added rows to T
CYC
specifying parameters for parallel mode.
Added rows specifying parameters with decompression for T
CLKO
, T
COH
, T
FF
, T
SF
.
Added T
DDC
(setup time with decompression).
Table
"AC Characteristics Over Operating Conditions When Cascading," page 36
:
Added most parameter values for XCF08P, XCF16P, XCF32P devices.
Separated Footnote (5) into Footnotes (5) and (6) to specify different derivations of T
,
depending on whether dual-purpose configuration pins persist as configuration pins, or
become general I/O pins after configuration.
03/14/05
2.6
Added Virtex-4 LX/FX/SX configuration data to
Table 2
.
Corrected Virtex-II configuration data in
Table 2
.
Corrected Virtex-II Pro configuration data in
Table 2
.
Added Spartan-3L configuration data to
Table 2
.
Added Spartan-3E configuration data to
Table 2
.
Paragraph added to
FPGA Master SelectMAP (Parallel) Mode (1)
,
Page 11
.
Changes to DC Characteristics
T
OER
changed,
Page 26
.
I
OL
changed for V
OL
,
Page 26
.
V
CCO
added to test conditions for I
IL
, I
ILP
, I
IHP
,and II
H
,
Page 26
. Values modified for I
ILP
and
I
IHP.
Changes to AC Characteristics
T
LC
and T
HC
modified for 1.8V,
Page 31
.
New rows added for T
CEC
and T
OEC
,
Page 30
.
Minor changes to grammar and punctuation.
Added explanation of "Preliminary" to DC and AC Electrical Characteristics.
07/11/05
2.7
Move from "Preliminary" to "Product Specification"
Corrections to Virtex-4 configuration bitstream values
Minor changes to
Figure 7, page 15
,
Figure 12, page 20
,
Figure 13, page 21
, and
Figure 16,
page 41
Change to
"Internal Oscillator," page 8
description
Change to
"CLKOUT," page 8
description
相關(guān)PDF資料
PDF描述
XCF32P Platform Flash In-System Programmable Configuration PROMS
XCF32PF48 Platform Flash In-System Programmable Configuration PROMS
XCF32PFG48 Platform Flash In-System Programmable Configuration PROMS
XCF32PFS48C Platform Flash In-System Programmable Configuration PROMS
XCF32PFSG48C Platform Flash In-System Programmable Configuration PROMS
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XCF16PVOG48C0936 制造商:Xilinx 功能描述:XLXXCF16PVOG48C0936 PROM
XCF16PVOG48C4118 制造商:Xilinx 功能描述:
XCF3 制造商:SAIA - BURGESS ELECTRONICS INC. 功能描述:Catalogue / XCF3
XCF32P 制造商:XILINX 制造商全稱:XILINX 功能描述:Platform Flash In-System Programmable Configuration PROMs
XCF32PF48 制造商:XILINX 制造商全稱:XILINX 功能描述:Platform Flash In-System Programmable Configuration PROMS