參數(shù)資料
型號(hào): MAX3670EGJ
廠商: MAXIM INTEGRATED PRODUCTS INC
元件分類: XO, clock
英文描述: Low-Jitter 155MHz/622MHz Clock Generator
中文描述: 670 MHz, OTHER CLOCK GENERATOR, QCC32
封裝: 5 X 5 MM, QFN-32
文件頁數(shù): 8/13頁
文件大?。?/td> 339K
代理商: MAX3670EGJ
M
Depending on the input clock frequency of 77.76MHz,
155.52MHz, or 622.08MHz, the clock divider ratio must
be set to 1, 2, or 8, respectively. The POUT output
buffer is preceded by a clock divider that scales the
main clock output by 1, 2, 4, or 8 to provide an optional
clock.
LOL Detection Circuitry
The MAX3670 incorporates a loss-of-lock (
LOL
) monitor
that consists of an XOR gate, filter, and comparator
with adjustable threshold (see
LOL Setup
in the
Applications
section). A loss-of-lock condition is sig-
naled with a TTL low when the reference clock frequen-
cy differs from the VCO frequency.
Gain-Control Logic
The gain-control circuitry facilitates the tuning of the
loop bandwidth by setting phase-detector gain and fre-
quency-divider ratio. The gain-control logic can be pro-
grammed to divide from 1 to 1024, in binary multiples,
and to adjust the phase detector gain to 5μA/UI or
20μA/UI (see Table 3 in
Setting the Loop Bandwidth
section).
Phase-Frequency Detector and
Charge Pump
The phase-frequency detector incorporated into the
MAX3670 produces pulses proportional to the phase
difference between the reference clock and the VCO
input. The charge pump converts this pulse train to a
current signal that is fed to the op amp.
Op Amp
The op amp is used to form an active PLL loop filter
capable of driving the VCO control voltage input. Using
the POLAR input, the op amp input polarity can be select-
ed to work with VCOs having positive or negative gain-
transfer functions. The COMP pin selects the op amp
internal compensation. Connect COMP to ground if the
VCO control voltage is V
CC
referenced. Connect COMP
to V
CC
if the VCO control voltage is ground referenced.
Design Procedure
Setting Up the VCO and
Reference Clock
The MAX3670 accepts 77.76MHz, 155.52MHz, or
622.08MHz (including FEC rates) reference clock fre-
quencies. The RSEL input must be set so that the refer-
ence clock is prescaled to 77.76MHz (or FEC rate), to
provide the proper range for the PFD and LOL detec-
tion circuitry. Table 1 shows the divider ratio for the dif-
ferent reference frequencies.
The MAX3670 is designed to accept 77.76MHz,
155.52MHz, or 622.08MHz (including FEC rates) volt-
age-controlled oscillator (VCO) frequencies. The VSEL
input must be set so that the VCO input is prescaled to
77.76MHz (or FEC rate), to provide the proper range for
the PFD and LOL detection circuitry. Table 2 shows the
divider ratio for the different VCO frequencies.
Setting the Loop Bandwidth
To eliminate jitter present on the reference clock, the
proper selection of loop bandwidth is critical. If the total
output jitter is dominated by the noise at the reference
clock input, then lowering the loop bandwidth will
reduce system jitter. The loop bandwidth (K) is a func-
tion of the VCO gain (K
VCO
), the gain of the phase
detector (K
PD
), the loop filter resistor (R
1
), and the total
feedback-divider ratio (N = N1
N2). The loop band-
width of the MAX3670 can be approximated by
For stability, a zero must be added to the loop in the form
of resistor R
1
in series with capacitor C
1
(see
Functional
Diagram
). The location of the zero can be approximated as
Due to the second-order nature of the PLL jitter trans-
fer, peaking will occur and is proportional to f
Z
/K. For
certain applications, it may be desirable to limit jitter
f
R C
π
Z
=
1
2
K
K
R K
π
2
N
PD
VCO
=
Low-Jitter 155MHz/622MHz
Clock Generator
8
_______________________________________________________________________________________
INPUT
PIN
RSEL
V
CC
OPEN
GND
REFERENCE
CLOCK INPUT
FREQ. (MHz)
77.76
155.52
622.08
DIVIDER
RATIO N
3
PREDIVIDER
OUTPUT
FREQ. (MHz)
77.76
77.76
77.76
1
2
8
Table 1. Reference Clock Divider
INPUT
PIN
VSEL
V
CC
OPEN
GND
VCO CLOCK
INPUT FREQ.
(MHz)
77.76
155.52
622.08
DIVIDER
RATIO N
1
PREDIVIDER
OUTPUT
FREQ. (MHz)
77.76
77.76
77.76
1
2
8
Table 2. VCO Clock Divider
相關(guān)PDF資料
PDF描述
MAX3670 RECTIFIER STANDARD SINGLE 1A 100V 100 30A-ifsm 5uA-ir 1V-vf A405 5K/REEL-13
MAX368EPN Fault-Protected Analog Multiplexer with Latch
MAX369MJN Fault-Protected Analog Multiplexer with Latch
MAX368CWN Fault-Protected Analog Multiplexer with Latch
MAX369CJN Fault-Protected Analog Multiplexer with Latch
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MAX3670EGJ-T 功能描述:時(shí)鐘發(fā)生器及支持產(chǎn)品 Low-Jitter 155MHz/622MHz RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56
MAX3670ETJ+ 功能描述:時(shí)鐘發(fā)生器及支持產(chǎn)品 Low-Jitter 155MHz/622MHz RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56
MAX3670ETJ+T 功能描述:時(shí)鐘發(fā)生器及支持產(chǎn)品 Low-Jitter 155MHz/622MHz RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56
MAX3670ETJ+TD 制造商:Maxim Integrated Products 功能描述:CLOCK GEN 32QFN - Tape and Reel
MAX3670EVKIT 制造商:Microsemi Corporation 功能描述:EV Kit Is A Fully Assembled And Tested Surface-Mount Printed Circuit Board 制造商:Microsemi Corporation 功能描述:MAX3670 EVALUATION KIT - Bulk 制造商:MICROSEMI CONSUMER MEDICAL PRODUCT GROUP 功能描述:KIT EVALUATION MAX MAX3670 制造商:Microsemi Corporation 功能描述:KIT EVALUATION MAX MAX3670