參數(shù)資料
型號: GS882Z36BGD-225T
廠商: GSI TECHNOLOGY
元件分類: SRAM
英文描述: 256K X 36 ZBT SRAM, 6 ns, PBGA165
封裝: 13 X 15 MM, 1 MM PITCH, FBGA-165
文件頁數(shù): 32/33頁
文件大?。?/td> 1057K
代理商: GS882Z36BGD-225T
Rev: 1.00b 12/2002
8/33
2001, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
GS882Z18/36BB/D-250/225/200/166/150/133
Synchronous Truth Table
Operation
Type Address E1 E2 E3 ZZ ADV W Bx G CKE CK
DQ
Notes
Deselect Cycle, Power Down
D
None
H
X
L
X
L
L-H High-Z
Deselect Cycle, Power Down
D
None
X
H
L
X
L
L-H High-Z
Deselect Cycle, Power Down
D
None
X
L
X
L
X
L
L-H High-Z
Deselect Cycle, Continue
D
None
X
L
H
X
L
L-H High-Z
1
Read Cycle, Begin Burst
R
External
L
H
L
H
X
L
L-H
Q
Read Cycle, Continue Burst
B
Next
X
L
H
X
L
L-H
Q
1,10
NOP/Read, Begin Burst
R
External
L
H
L
H
X
H
L
L-H High-Z
2
Dummy Read, Continue Burst
B
Next
X
L
H
X
H
L
L-H High-Z
1,2,10
Write Cycle, Begin Burst
W
External
L
H
L
X
L
L-H
D
3
Write Cycle, Continue Burst
B
Next
X
L
H
X
L
X
L
L-H
D
1,3,10
NOP/Write Abort, Begin Burst
W
None
L
H
L
H
X
L
L-H High-Z
2,3
Write Abort, Continue Burst
B
Next
X
L
H
X
H
X
L
L-H High-Z 1,2,3,10
Clock Edge Ignore, Stall
Current
X
L
X
H
L-H
-
4
Sleep Mode
None
X
H
X
High-Z
Notes:
1. Continue Burst cycles, whether Read or Write, use the same control inputs. A Deselect continue cycle can only be entered into if a
Deselect cycle is executed first.
2. Dummy Read and Write abort can be considered NOPs because the SRAM performs no operation. A Write abort occurs when the W pin
is sampled low but no Byte Write pins are active, so no write operation is performed.
3. G can be wired low to minimize the number of control signals provided to the SRAM. Output drivers will automatically turn off during write
cycles.
4. If CKE High occurs during a pipelined read cycle, the DQ bus will remain active (Low Z). If CKE High occurs during a write cycle, the bus
will remain in High Z.
5.
X = Don’t Care; H = Logic High; L = Logic Low; Bx = High = All Byte Write signals are high; Bx = Low = One or more Byte/Write signals
are Low
6. All inputs, except G and ZZ must meet setup and hold times of rising clock edge.
7. Wait states can be inserted by setting CKE high.
8. This device contains circuitry that ensures all outputs are in High Z during power-up.
9. A 2-bit burst counter is incorporated.
10. The address counter is incriminated for all Burst continue cycles.
相關(guān)PDF資料
PDF描述
GSCB01C-6Q01 SNAP ACTING/LIMIT SWITCH, SPDT, MOMENTARY, 0.55A, 125VDC, 17.3mm, PANEL MOUNT-THREADED
GSCB03C-6 SNAP ACTING/LIMIT SWITCH, SPDT, MOMENTARY, 0.55A, 125VDC, 17.3mm, PANEL MOUNT-THREADED
GSCB33C-6 SNAP ACTING/LIMIT SWITCH, SPDT, MOMENTARY, 0.1A, 50VDC, 17.3mm, PANEL MOUNT-THREADED
GSCB36C-C021 SNAP ACTING/LIMIT SWITCH, SPDT, MOMENTARY, 0.1A, 50VDC, 17.3mm, PANEL MOUNT-THREADED
GSCB04C-Q04 SNAP ACTING/LIMIT SWITCH, SPDT, MOMENTARY, 0.55A, 125VDC, 17.3mm, PANEL MOUNT-THREADED
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
GS882Z36CB-200V 制造商:GSI Technology 功能描述:SRAM SYNC SGL 1.8V/2.5V 9MBIT 256KX36 6.5NS/3NS 119FPBGA - Trays
GS882Z36CB-250V 制造商:GSI Technology 功能描述:SRAM SYNC SGL 1.8V/2.5V 9MBIT 256KX36 5.5NS/3NS 119FPBGA - Trays
GS882Z36CB-300 制造商:GSI Technology 功能描述:SRAM SYNC SGL 2.5V/3.3V 9MBIT 256KX36 5NS/2.5NS 119FPBGA - Trays
GS882Z36CD-200I 制造商:GSI Technology 功能描述:SRAM SYNC SGL 2.5V/3.3V 9MBIT 256KX36 6.5NS/3NS 165FPBGA - Trays
GS882Z36CD-200V 制造商:GSI Technology 功能描述:SRAM SYNC SGL 1.8V/2.5V 9MBIT 256KX36 6.5NS/3NS 165FPBGA - Trays