參數(shù)資料
型號: GS881E36BT-333
廠商: GSI TECHNOLOGY
元件分類: SRAM
英文描述: 512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
中文描述: 256K X 36 CACHE SRAM, 4.5 ns, PQFP100
封裝: TQFP-100
文件頁數(shù): 22/39頁
文件大?。?/td> 815K
代理商: GS881E36BT-333
GS881E18B(T/D)/GS881E32B(T/D)/GS881E36B(T/D)
Rev: 1.04a 3/2009
29/39
2002, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Typically, the Boundary Scan Register is loaded with the desired pattern of data with the SAMPLE/PRELOAD command.
Then the EXTEST command is used to output the Boundary Scan Register’s contents, in parallel, on the RAM’s data output
drivers on the falling edge of TCK when the controller is in the Update-IR state.
Alternately, the Boundary Scan Register may be loaded in parallel using the EXTEST command. When the EXTEST instruc-
tion is selected, the sate of all the RAM’s input and I/O pins, as well as the default values at Scan Register locations not asso-
ciated with a pin, are transferred in parallel into the Boundary Scan Register on the rising edge of TCK in the Capture-DR
state, the RAM’s output pins drive out the value of the Boundary Scan Register location with which each output pin is associ-
ated.
IDCODE
The IDCODE instruction causes the ID ROM to be loaded into the ID register when the controller is in Capture-DR mode and
places the ID register between the TDI and TDO pins in Shift-DR mode. The IDCODE instruction is the default instruction
loaded in at power up and any time the controller is placed in the Test-Logic-Reset state.
SAMPLE-Z
If the SAMPLE-Z instruction is loaded in the instruction register, all RAM outputs are forced to an inactive drive state (high-
Z) and the Boundary Scan Register is connected between TDI and TDO when the TAP controller is moved to the Shift-DR
state.
RFU
These instructions are Reserved for Future Use. In this device they replicate the BYPASS instruction.
相關PDF資料
PDF描述
GS881E36BGT-250T 256K X 36 CACHE SRAM, 5.5 ns, PQFP100
GS882Z36BD-166 256K X 36 ZBT SRAM, 7 ns, PBGA165
GS882Z36BGD-166I 256K X 36 ZBT SRAM, 7 ns, PBGA165
GS882Z36BGD-225T 256K X 36 ZBT SRAM, 6 ns, PBGA165
GSCB01C-6Q01 SNAP ACTING/LIMIT SWITCH, SPDT, MOMENTARY, 0.55A, 125VDC, 17.3mm, PANEL MOUNT-THREADED
相關代理商/技術參數(shù)
參數(shù)描述
GS881E36BT-333I 制造商:GSI 制造商全稱:GSI Technology 功能描述:512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
GS881E36CD-300 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 2.5V/3.3V 9MBIT 256KX36 5NS/2.5NS 165FPBGA - Trays
GS881E36CD-300I 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 2.5V/3.3V 9MBIT 256KX36 5NS/2.5NS 165FPBGA - Trays
GS881E36CD-333 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 2.5V/3.3V 9MBIT 256KX36 4.5NS/2.5NS 165FPBGA - Trays
GS881E36T-100 制造商:GSI 制造商全稱:GSI Technology 功能描述:512K x 18, 256K x 36 ByteSafe 8Mb Sync Burst SRAMs