![](http://datasheet.mmic.net.cn/Analog-Devices-Inc/AD7264BCPZ_datasheet_100297/AD7264BCPZ_9.png)
AD7264
Data Sheet
Rev. B | Page 8 of 28
PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS
06732-
003
PIN 1
INDICATOR
AD7264
TOP VIEW
(Not to Scale)
1
2
3
4
5
6
7
8
9
10
11
12
13
15 16 17 18 19 20 21 22 23 24
25
COUTD
26
COUTC
27
VDRIVE
28
DGND
29
COUTB
30
COUTA
31
DOUTB
32
DOUTA
33
AVCC
34
SCLK
35
CS
36
CAL
37
G3
38
G2
39
G1
40
G0
41
AV
CC
42
AG
ND
43
44
45
C
B
–
46
C
B
+
47
C
A
–
48
C
A
+
14
CA_CBVCC
AVCC
VA–
VA+
AGND
AVCC
AGND
VB+
VB–
AVCC
CC_CDVCC
AGND
C
+
C
–
C
D
+
C
D
–
C
_C
D
_G
ND
V
RE
F
B
AG
ND
AV
CC
P
D2
P
D1
P
D0/
D
IN
R
EF
SEL
C
A
_C
B
_G
ND
V
RE
F
A
Figure 3. 48-Lead LQFP Pin Configuration
06732-
004
AD7264
TOP VIEW
(Not to Scale)
COUTD
COUTC
VDRIVE
DGND
COUTB
COUTA
DOUTB
DOUTA
AVCC
SCLK
CAL
CS
13
14
15
16
17
18
19
20
21
22
23
24
48
47
46
45
44
43
42
41
40
39
38
37
1
2
3
4
5
6
7
8
9
10
11
12
35
36
34
33
32
31
30
29
28
27
26
25
PIN 1
INDICATOR
CA_CBVCC
AVCC
VA–
VA+
AGND
AVCC
AGND
VB+
VB–
AVCC
CC_CDVCC
AGND
G3
G2
G1
G0
AV
CC
AG
ND
C
B
–
C
B
+
C
A
–
C
A
+
C
A
_C
B
_G
ND
V
RE
F
A
C
+
C
–
C
D
+
C
D
–
C
_C
D
_G
ND
V
RE
F
B
AG
ND
AV
CC
P
D2
P
D1
P
D0/
D
IN
R
EF
SEL
NOTES
1. THE EXPOSED METAL PADDLE ON THE BOTTOM OF THE LFCSP PACKAGE MUST
BE SOLDERED TO PCB GROUND FOR PROPER HEAT DISSIPATION AND ALSO FOR
NOISE AND MECHANICAL STRENGTH BENEFITS.
Figure 4. 48-Lead LFCSP Pin Configuration
Table 4. Pin Function Descriptions
Pin No.
Mnemonic
Description
2, 7, 11, 20, 33, 41
AV
CC
Analog Supply Voltage, 4.75 V to 5.25 V. This is the supply voltage for the analog circuitry on the
AD7264. All AV
CC pins can be tied together. This supply should be decoupled to AGND with a 100 nF
ceramic capacitor per supply and a 10 μF tantalum capacitor.
1
C
A_CBVCC
Comparator Supply Voltage, 2.7 V to 5.25 V. This is the supply voltage for Comparator A and
Comparator B. This supply should be decoupled to C
A_CB_GND. AVCC, CC_CDVCC, and CA_CBVCC can be
tied together.
12
C
C_CDVCC
Comparator Supply Voltage, 2.7 V to 5.25 V. This is the supply voltage for Comparator C and
Comparator D. This supply should be decoupled to C
C_CD_GND. AVCC, CC_CDVCC, and CA_CBVCC can be
tied together.
4, 3
V
A+, VA
Analog Inputs of ADC A. True differential input pair.
9, 10
V
B+, VB
Analog Inputs of ADC B. True differential input pair.
43, 18
V
REFA, VREFB
Reference Input/Output. Decoupling capacitors are connected to these pins to decouple the
internal reference buffer for each respective ADC. Typically, 1 μF capacitors are required to decouple
the reference. Provided the output is buffered, the on-chip reference can be taken from these pins
and applied externally to the rest of a system.
34
SCLK
Serial Clock. Logic input. A serial clock input provides the SCLK for accessing the data from the
AD7264. This clock is also used as the clock source for the conversion process. A minimum of
33 clocks are required to perform the conversion and access the 14-bit result.
35
CS
Chip Select. Active low logic input. This input initiates conversions on the AD7264.
36
CAL
Logic Input. Initiates an internal offset calibration.
21
PD2
Logic Input. Places the AD7264 in the selected shutdown mode in conjunction with the PD1 and
22
PD1
Logic Input. Places the AD7264 in the selected shutdown mode in conjunction with the PD2 and
23
PD0/D
IN
Logic Input/Data Input. Places the AD7264 in the selected shutdown mode in conjunction with the
PD2 and PD1 pins. Se
e Table 7. If all gain selection pins, G0 to G3, are tied low, this pin acts as the
data input pin and all programming is via the control register (se
e Table 8). Data to be written to the
AD7264 control register is provided on this input and is clocked into the register on the falling edge
of SCLK.