Revision 16 2-9 Power per I/O Pin Table 2-13 Summary of I/O Input Buffer Power (per pin) – Default I/O So" />
參數(shù)資料
型號: AGLP060V5-CSG289I
廠商: Microsemi SoC
文件頁數(shù): 51/134頁
文件大?。?/td> 0K
描述: IC FPGA IGLOO PLUS 60K 289-CSP
標準包裝: 152
系列: IGLOO PLUS
邏輯元件/單元數(shù): 1584
RAM 位總計: 18432
輸入/輸出數(shù): 157
門數(shù): 60000
電源電壓: 1.425 V ~ 1.575 V
安裝類型: 表面貼裝
工作溫度: -40°C ~ 85°C
封裝/外殼: 289-TFBGA,CSBGA
供應(yīng)商設(shè)備封裝: 289-CSP(14x14)
IGLOO PLUS Low Power Flash FPGAs
Revision 16
2-9
Power per I/O Pin
Table 2-13 Summary of I/O Input Buffer Power (per pin) – Default I/O Software Settings
VCCI (V)
Dynamic Power
PAC9 (W/MHz) 1
Single-Ended
3.3 V LVTTL / 3.3 V LVCMOS
3.3
16.26
3.3 V LVTTL / 3.3 V LVCMOS – Schmitt Trigger
3.3
18.95
3.3 V LVCMOS Wide Range2
3.3
16.26
3.3 V LVCMOS Wide Range2 – Schmitt Trigger
3.3
18.95
2.5 V LVCMOS
2.5
4.59
2.5 V LVCMOS – Schmitt Trigger
2.5
6.01
1.8 V LVCMOS
1.8
1.61
1.8 V LVCMOS – Schmitt Trigger
1.8
1.70
1.5 V LVCMOS (JESD8-11)
1.5
0.96
1.5 V LVCMOS (JESD8-11) – Schmitt Trigger
1.5
0.90
1.2 V LVCMOS3
1.2
0.55
1.2 V LVCMOS3 – Schmitt Trigger
1.2
0.47
1.2 V LVCMOS Wide Range3
1.2
0.55
1.2 V LVCMOS Wide Range3 – Schmitt Trigger
1.2
0.47
Notes:
1. PAC9 is the total dynamic power measured on VCCI.
2. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD-8B specification.
3. Applicable for IGLOO PLUS V2 devices only, operating at VCCI
VCC.
Table 2-14 Summary of I/O Output Buffer Power (per pin) – Default I/O Software Settings1
CLOAD (pF)
VCCI (V)
Dynamic Power
PAC10 (W/MHz)2
Single-Ended
3.3 V LVTTL / 3.3 V LVCMOS
5
3.3
127.11
3.3 V LVCMOS Wide Range3
5
3.3
127.11
2.5 V LVCMOS
5
2.5
70.71
1.8 V LVCMOS
5
1.8
35.57
1.5 V LVCMOS (JESD8-11)
5
1.5
24.30
1.2 V LVCMOS4
51.2
15.22
1.2 V LVCMOS Wide Range4
51.2
15.22
Notes:
1. Dynamic power consumption is given for standard load and software default drive strength and output slew.
2. PAC10 is the total dynamic power measured on VCCI.
3. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD-8B specification.
4. Applicable for IGLOO PLUS V2 devices only, operating at VCCI
VCC.
相關(guān)PDF資料
PDF描述
AGLP060V5-CS289I IC FPGA IGLOO PLUS 60K 289-CSP
HMC36DRYH-S734 CONN EDGECARD 72POS DIP .100 SLD
AMC31DRTI CONN EDGECARD 62POS .100 DIP SLD
AMC31DREI CONN EDGECARD 62POS .100 EYELET
EMC50DRYS-S93 CONN EDGECARD 100PS DIP .100 SLD
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AGLP060-V5CSG289PP 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:IGLOO PLUS Low-Power Flash FPGAs with FlashFreeze Technology
AGLP060-V5FCS289 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:IGLOO PLUS Low-Power Flash FPGAs with FlashFreeze Technology
AGLP060V5-FCS289 制造商:Microsemi Corporation 功能描述:FPGA IGLOO PLUS 60K GATES 512 CELLS 130NM 1.5V 289CSP - Trays
AGLP060-V5FCS289ES 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:IGLOO PLUS Low-Power Flash FPGAs with FlashFreeze Technology
AGLP060-V5FCS289I 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:IGLOO PLUS Low-Power Flash FPGAs with FlashFreeze Technology