參數(shù)資料
型號(hào): ADV7441ABSTZ-5P
廠商: Analog Devices Inc
文件頁(yè)數(shù): 8/28頁(yè)
文件大小: 0K
描述: IC DECODER DIGITIZER 144LQFP
標(biāo)準(zhǔn)包裝: 1
系列: Advantiv®
類型: 視頻解碼器
應(yīng)用: HDTV,投影儀,機(jī)頂盒
安裝類型: 表面貼裝
封裝/外殼: 144-LQFP
供應(yīng)商設(shè)備封裝: 144-LQFP(20x20)
包裝: 托盤
ADV7441A
Data Sheet
Rev. H | Page 16 of 28
THEORY OF OPERATION
ANALOG FRONT END
The ADV7441A analog front end comprises four 10-bit ADCs that
digitize the analog video signal before applying it to the SDP or CP.
The analog front end uses differential channels connected to each
ADC to ensure high performance in mixed-signal applications.
The analog front end also includes a 12-channel input mux that
enables multiple video signals to be applied to the ADV7441A.
Current and voltage clamps are positioned in front of each ADC
to ensure that the video signal remains within the range of the
converter. Fine clamping of the video signals is performed
downstream by digital fine clamping in either the CP or SDP.
The ADCs are configured to run in 4× oversampling mode
when decoding composite and S-Video inputs. For component
525i, 625i, 525p, and 625p sources, 2× oversampling is performed,
but 4× oversampling is available for component 525i and 625i.
All other video standards are 1× oversampled. Oversampling
the video signals reduces the cost and complexity of external
antialiasing (AA) filters, with the additional benefit of
increasing the signal-to-noise ratio (SNR).
The ADV7441A supports simultaneous processing of CVBS and
RGB standard definition signals to enable SCART compatibility
and overlay functionality. A combination of CVBS and RGB inputs
can be mixed and output, as controlled by the I2C registers and
the FB pin.
HDMI RECEIVER
The HDMI receiver on the ADV7441A incorporates active
equalization of the HDMI data signals. This equalization compen-
sates for the high frequency losses inherent in HDMI and DVI
cables, especially those with long lengths and high frequencies.
Because the ADV7441A can provide equalization compensation
for cable lengths up to 30 meters, it is capable of achieving robust
receiver performance at even the highest HDMI data rates.
With the inclusion of HDCP, displays can receive encrypted
video content. The HDMI interface of the ADV7441A allows
for authentication of a video receiver, decryption of encoded
data at the receiver, and renewability of that authentication
during transmission as specified by the HDCP 1.3 protocol.
The HDMI receiver also offers advanced audio functionality.
The receiver contains an audio mute controller that can detect
a variety of selectable conditions that may result in audible
extraneous noise in the audio output. Upon detection of these
conditions, the audio data can be ramped to prevent audio
clicks and pops.
STANDARD DEFINITION PROCESSOR
The SDP section is capable of decoding a large selection of
baseband video signals in composite, S-Video, and YUV
formats. The video standards supported by the SDP include
PAL (B/D/I/G/H/60/M/N/Nc), NTSC (M/J/4.43), and SECAM
(B/D/G/K/L). The ADV7441A automatically detects the video
standard and processes it accordingly. The SDP has a five-line,
superadaptive, 2D comb filter that provides superior chrominance
and luminance separation when decoding a composite video signal.
This highly adaptive filter automatically adjusts its processing
mode according to the video standard and signal quality
without requiring user intervention. The SDP has an IF filter
block that compensates for attenuation in the high frequency
luma spectrum due to a tuner SAW filter.
The SDP has specific luminance and chrominance parameter
control for brightness, contrast, saturation, and hue.
The ADV7441A implements the patented ADLLT algorithm
to track varying video line lengths from sources such as VCRs.
ADLLT enables the ADV7441A to track and decode poor
quality video sources, such as VCRs, and noisy sources, such
as tuner outputs, VCD players, and camcorders. The SDP also
contains a CTI processor. This processor increases the edge rate
on chroma transitions, resulting in a sharper video image.
The SDP can process a variety of VBI data services, such as
teletext, closed captioning (CC), wide-screen signaling (WSS), a
video programming system (VPS), vertical interval time codes
(VITC), a copy generation management system (CGMS), and
an extended data service (XDS). The ADV7441A SDP section has
a Macrovision 7.1 detection circuit that allows it to detect Type I,
Type II, and Type III protection levels. The decoder is fully robust
to all Macrovision signal inputs.
相關(guān)PDF資料
PDF描述
ADV7513BSWZ IC TX HDMI 165MHZ 64LQFP
ADV7520BCPZ-80 IC XMITTER HDMI/DVI CEC 64LFCSP
ADV7520NKBBCZ-80 IC XMITTER HDMI/DVI LP 76CSPBGA
ADV7523ABCBZ-1RL IC TX HDMI/DVI LP
ADV7524ABCBZ-P-RL IC TX HDMI/DVI LP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADV7441ABSTZ-5P-U3 制造商:Analog Devices 功能描述:DECODER - Trays
ADV7441BSTZ-110 制造商:Analog Devices 功能描述:10-BIT INTEGRATED MULTIFORMAT VIDEO DECODER - Trays
ADV7441BSTZ-150 制造商:Analog Devices 功能描述:
ADV74425701 制造商:LG Corporation 功能描述:Frame Assembly
ADV74426701 制造商:LG Corporation 功能描述:Frame Assembly