參數(shù)資料
型號: AD9948KCPZ
廠商: ANALOG DEVICES INC
元件分類: 消費家電
英文描述: 10-Bit CCD Signal Processor with Precision Timing⑩ Core
中文描述: SPECIALTY CONSUMER CIRCUIT, QCC40
封裝: 6 X 6 MM, MO-220-VJJD-2, LFCSP-40
文件頁數(shù): 10/28頁
文件大小: 436K
代理商: AD9948KCPZ
REV. 0
–10–
AD9948
Table II. AFE Register Map
Data Bit
Content
Default
Value
Address
Name
Description
00
[11:0]
4
OPRMODE
AFE Operation Modes. (See Table VIII.)
01
[9:0]
0
VGAGAIN
VGA Gain.
02
[7:0]
80
CLAMP LEVEL
Optical Black Clamp Level.
03
[11:0]
4
CTLMODE
AFE Control Modes. (See Table IX.)
04
[17:0]
0
PxGA GAIN01
PxGA Gain Registers for Color 0 [8:0] and Color 1 [17:9].
05
[17:0]
0
PxGA GAIN23
PxGA Gain Registers for Color 2 [8:0] and Color 3 [17:9].
Table III. Miscellaneous Register Map
Data Bit
Content
Default
Value
Address
Name
Description
10
[0]
0
SW_RST
Software Reset.
1 = Reset all registers to default, then self-clear back to 0.
11
[0]
0
OUT_CONTROL
Output Control.
0 = Make all dc outputs inactive.
12
[0]
0
TGCORE_RSTB
Timing Core Reset Bar.
0 = Reset TG core.
1 = Resume operation.
13
[11:0]
0
UPDATE
Serial Update.
Sets the line (HD) within the field to update serial data.
14
[0]
0
PREVENTUPDATE
Prevents the update of the VD-Updated Registers.
1 = Prevent update.
15
[0]
0
VDHDEDGE
VD/HD Active Edge.
0 = Falling edge triggered.
1 = Rising edge triggered.
16
[1:0]
0
FIELDVAL
Field Value Sync.
0 = Next Field 0.
1 = Next Field 1.
2/3 = Next Field 2.
17
[0]
0
HBLKRETIME
Retime HBLK to Internal H1 Clock.
Preferred setting is 1. Setting to 1 will add one cycle delay to HBLK
toggle positions.
18
[1:0]
0
CLPBLKOUT
CLP/BLK Pin Output Select.
0 = CLPOB.
1 = PBLK.
2 = HBLK.
3 = Low.
19
[0]
1
CLPBLKEN
Enable CLP/BLK Output.
1 = Enable.
1A
[0]
0
TEST MODE
Internal Test Mode.
Should always be set low.
相關(guān)PDF資料
PDF描述
AD9948KCPZRL 10-Bit CCD Signal Processor with Precision Timing⑩ Core
AD9957BSVZREEL13 1 GSPS Quadrature Digital Upconverter w/18-Bit IQ Data Path and 14-Bit DAC
AD995PCBZ 1 GSPS Quadrature Digital Upconverter w/18-Bit IQ Data Path and 14-Bit DAC
AD9959 4 Channel 500MSPS DDS with 10-bit DACs
AD9979 14-Bit, CCD Signal Processor with Precision Timing Core
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9948KCPZRL 功能描述:IC CCD SIGNAL PROCESSOR 40-LFCSP RoHS:是 類別:集成電路 (IC) >> 接口 - 傳感器和探測器接口 系列:- 其它有關(guān)文件:Automotive Product Guide 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:74 系列:- 類型:觸控式傳感器 輸入類型:數(shù)字 輸出類型:數(shù)字 接口:JTAG,串行 電流 - 電源:100µA 安裝類型:表面貼裝 封裝/外殼:20-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:20-TSSOP 包裝:管件
AD9949 制造商:AD 制造商全稱:Analog Devices 功能描述:12-Bit CCD Signal Processor with Precision Timing Core
AD9949AKCPZ 功能描述:IC CCD SIGNAL PROCESSOR 40-LFCSP RoHS:是 類別:集成電路 (IC) >> 接口 - 傳感器和探測器接口 系列:- 其它有關(guān)文件:Automotive Product Guide 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:74 系列:- 類型:觸控式傳感器 輸入類型:數(shù)字 輸出類型:數(shù)字 接口:JTAG,串行 電流 - 電源:100µA 安裝類型:表面貼裝 封裝/外殼:20-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:20-TSSOP 包裝:管件
AD9949AKCPZRL 功能描述:IC CCD SIGNAL PROCESSOR 40-LFCSP RoHS:是 類別:集成電路 (IC) >> 接口 - 傳感器和探測器接口 系列:- 其它有關(guān)文件:Automotive Product Guide 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:74 系列:- 類型:觸控式傳感器 輸入類型:數(shù)字 輸出類型:數(shù)字 接口:JTAG,串行 電流 - 電源:100µA 安裝類型:表面貼裝 封裝/外殼:20-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:20-TSSOP 包裝:管件
AD9949BCBZRL 制造商:Analog Devices 功能描述: