VDD = 2.3 V to 4.5 V1, VIO = 2.3 V to 4.5 V or VDD + 0.3 V, whichever is the lowest, unless otherwise st" />
參數(shù)資料
型號(hào): AD7942BRMZ-RL7
廠商: Analog Devices Inc
文件頁數(shù): 21/24頁
文件大小: 0K
描述: IC ADC 14BIT 250KSPS 10-MSOP
標(biāo)準(zhǔn)包裝: 1,000
系列: PulSAR®
位數(shù): 14
采樣率(每秒): 250k
數(shù)據(jù)接口: DSP,MICROWIRE?,QSPI?,串行,SPI?
轉(zhuǎn)換器數(shù)目: 1
功率耗散(最大): 1.25mW
電壓電源: 單電源
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 10-TFSOP,10-MSOP(0.118",3.00mm 寬)
供應(yīng)商設(shè)備封裝: 10-MSOP
包裝: 帶卷 (TR)
輸入數(shù)目和類型: 1 個(gè)偽差分,單極
配用: EVAL-AD7942CB-ND - BOARD EVALUATION FOR AD7942
AD7942
Rev. B | Page 6 of
24
VDD = 2.3 V to 4.5 V1, VIO = 2.3 V to 4.5 V or VDD + 0.3 V, whichever is the lowest, unless otherwise stated, TA = 40°C to +85°C.
Table 4.
Parameter
Symbol
Min
Typ
Max
Unit
Conversion Time: CNV Rising Edge to Data Available
tCONV
0.7
3.2
μs
Acquisition Time
tACQ
1.8
μs
Time Between Conversions
tCYC
5
μs
CNV Pulse Width (CS Mode)
tCNVH
10
ns
SCK Period (CS Mode)
tSCK
25
ns
SCK Period (Chain Mode)
tSCK
VIO ≥ 3 V
29
ns
VIO ≥ 2.7 V
35
ns
VIO ≥ 2.3 V
40
ns
SCK Low Time
tSCKL
12
ns
SCK High Time
tSCKH
12
ns
SCK Falling Edge to Data Remains Valid
tHSDO
5
ns
SCK Falling Edge to Data Valid Delay
tDSDO
VIO ≥ 3 V
24
ns
VIO ≥ 2.7 V
30
ns
VIO ≥ 2.3 V
35
ns
CNV or SDI Low to SDO D13 MSB Valid (CS Mode)
tEN
VIO ≥ 2.7 V
18
ns
VIO ≥ 2.3 V
22
ns
CNV or SDI High or Last SCK Falling Edge to SDO High Impedance (CS Mode)
tDIS
25
ns
SDI Valid Setup Time from CNV Rising Edge (CS Mode)
tSSDICNV
30
ns
SDI Valid Hold Time from CNV Rising Edge (CS Mode)
tHSDICNV
0
ns
SCK Valid Setup Time from CNV Rising Edge (Chain Mode)
tSSCKCNV
5
ns
SCK Valid Hold Time from CNV Rising Edge (Chain Mode)
tHSCKCNV
8
ns
SDI Valid Setup Time from SCK Falling Edge (Chain Mode)
tSSDISCK
5
ns
SDI Valid Hold Time from SCK Falling Edge (Chain Mode)
tHSDISCK
4
ns
SDI High to SDO High (Chain Mode with Busy Indicator)
tDSDOSDI
36
ns
1 See Figure 2 and Figure 3 for load conditions.
Timing Diagrams
500A
IOL
1.4V
TO SDO
500A
IOH
CL
50pF
0
465
7-
0
02
Figure 2. Load Circuit for Digital Interface Timing
30% VIO
70% VIO
2V OR VIO – 0.5V1
0.8V OR 0.5V2
2V OR VIO – 0.5V1
tDELAY
NOTES
1 2V IF VIO ABOVE 2.5V, VIO – 0.5V IF VIO BELOW 2.5V.
2 0.8V IF VIO ABOVE 2.5V, 0.5V IF VIO BELOW 2.5V.
04
65
7-
0
03
Figure 3. Voltage Reference Levels for Timing
相關(guān)PDF資料
PDF描述
AD7944BCPZ IC ADC 14BIT 2.5MSPS 20LFCSP
AD7946BCPZRL7 IC ADC 14BIT 500KSPS 10-LFCSP
AD7948BN IC DAC 12BIT MULT PARALL 20-DIP
AD7949BCPZRL7 IC ADC 14BIT 250KSPS 8CH 20LFCSP
AD7951BSTZRL IC ADC 14BIT 1MSPS 48-LQFP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7942BRMZ-RL71 制造商:AD 制造商全稱:Analog Devices 功能描述:14-Bit, 250 kSPS PulSAR, Pseudo Differential ADC in MSOP/QFN
AD7943 制造商:AD 制造商全稱:Analog Devices 功能描述:+3.3 V/+5 V Multiplying 12-Bit DACs
AD7943AN-B 制造商:Rochester Electronics LLC 功能描述:SERIAL 12-BIT IOUT DAC-IC - Bulk
AD7943ANZ-B 功能描述:IC DAC 12BIT MULT SRL 16DIP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:47 系列:- 設(shè)置時(shí)間:2µs 位數(shù):14 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 電壓電源:單電源 功率耗散(最大):55µW 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:28-SSOP(0.209",5.30mm 寬) 供應(yīng)商設(shè)備封裝:28-SSOP 包裝:管件 輸出數(shù)目和類型:1 電流,單極;1 電流,雙極 采樣率(每秒):*
AD7943ARSB 制造商:Analog Devices 功能描述: