參數(shù)資料
型號: 78Q8430-100IGT/F
廠商: Maxim Integrated Products
文件頁數(shù): 7/88頁
文件大?。?/td> 0K
描述: IC LAN MEDIA ACCESS CTLR 100LQFP
產(chǎn)品培訓(xùn)模塊: Lead (SnPb) Finish for COTS
Obsolescence Mitigation Program
標(biāo)準(zhǔn)包裝: 90
控制器類型: 以太網(wǎng)控制器,MAC/PHY
電源電壓: 3.3V
電流 - 電源: 230mA
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 100-LQFP
供應(yīng)商設(shè)備封裝: 100-LQFP(14x14)
包裝: 托盤
DS_8430_001
78Q8430 Data Sheet
Rev. 1.2
15
3.2.6
GBI Address Pins
Table 7: GBI Address Pin Descriptions
Signal
Pin Number
Type
Description
ADDR9
25
I
Address Bus
The address lines are required to be stable for the entire duration
of a
CS cycle. In synchronous bus mode, the address pins are
sampled on the first rising edge of BUSCLK that
CS is asserted
low. In asynchronous bus mode, the address pins are sampled as
soon as the falling edge of
CS is synchronized to the internal
system clock.
In 32-bit bus mode, ADDR[1:0] are ignored. In 16-bit bus mode,
ADDR[0] is ignored. In 8-bit bus mode, all ADDR bits are used to
reference a register byte.
ADDR8
24
I
ADDR7
23
I
ADDR6
22
I
ADDR5
21
I
ADDR4
20
I
ADDR3
19
I
ADDR2
18
I
ADDR1
9
I
ADDR0
10
I
3.2.7
GBI Control Pins
Table 8: GBI Control Pin Descriptions
Signal
Pin Number
Type
Description
RESET
7
I
Reset (active low)
Referred to as hardware reset. Causes all 78Q8430 outputs to
enter a high-impedance state, stops all current operations and
initializes registers.
CS
16
I
Chip Select (active low)
The Processor asserts this signal to initiate a read or write
operation.
WR
11
I
Write Enable (active low)
The Processor asserts
WR to indicate a write operation.
OE
12
I
Output Enable (active low)
The Processor asserts
OE to enable the 78Q8430 data drivers
during a read cycle.
MEMWAIT
13
OZ
Memory Wait
During a bus cycle the 78Q8430 asserts MEMWAIT to indicate
that it is not ready to drive or receive valid data on the DATA
lines. The polarity is dependent on the WAITMODE pin. When
WAITMODE is high then the pin is asserted high; when
WAITMODE is low then the pin is asserted low.
INT
72
OD
Interrupt (active low)
The 78Q8430 asserts the
INT signal low when it detects an
interrupt event.
PME
73
OD
Power Management Event (active low)
The 78Q8430 asserts the
PME signal low when it detects a
wake-up event.
相關(guān)PDF資料
PDF描述
A1020B-1CQ84C IC FPGA 2K GATES 84-CQFP COM
A1225A-1PQ100C IC FPGA 2500 GATES 100-PQFP COM
A1440A-1VQG100I IC FPGA 4K GATES 100-VQFP
A3P1000-1FGG484T IC FPGA 1KB FLASH 1M 484-FBGA
A3PE1500-PQG208 IC FPGA 444I/O 208PQFP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
78Q8430-100IGTR/F 功能描述:以太網(wǎng) IC 10/100 Ethernet MAC & PHY RoHS:否 制造商:Micrel 產(chǎn)品:Ethernet Switches 收發(fā)器數(shù)量:2 數(shù)據(jù)速率:10 Mb/s, 100 Mb/s 電源電壓-最大:1.25 V, 3.45 V 電源電壓-最小:1.15 V, 3.15 V 最大工作溫度:+ 85 C 封裝 / 箱體:QFN-64 封裝:Tray
78Q8430-128CGT/F 制造商:Maxim Integrated Products 功能描述:Ethernet ICs 10/100 Ethernet MAC & PHY
78Q8430-128CGTR/F 制造商:Maxim Integrated Products 功能描述:Ethernet ICs 10/100 Ethernet MAC & PHY
78Q8430-ARM9-EVM 功能描述:EVALUATION MODULE 78Q8430 ARM9 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估演示板和套件 系列:* 產(chǎn)品培訓(xùn)模塊:Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- 主要目的:電源管理,電池充電器 嵌入式:否 已用 IC / 零件:MAX8903A 主要屬性:1 芯鋰離子電池 次要屬性:狀態(tài) LED 已供物品:板
78Q8430EBST#DB 功能描述:以太網(wǎng)開發(fā)工具 3-in-1 Silicon Delay Line RoHS:否 制造商:Micrel 產(chǎn)品:Evaluation Boards 類型:Ethernet Transceivers 工具用于評估:KSZ8873RLL 接口類型:RMII 工作電源電壓: