參數(shù)資料
型號(hào): XCF16PFG48
廠商: Xilinx, Inc.
英文描述: Platform Flash In-System Programmable Configuration PROMS
中文描述: 平臺(tái)Flash在系統(tǒng)可編程配置方案管理系統(tǒng)
文件頁(yè)數(shù): 6/46頁(yè)
文件大小: 525K
代理商: XCF16PFG48
Platform Flash In-System Programmable Configuration PROMS
DS123 (v2.9) May 09, 2006
www.xilinx.com
6
R
logic 0. IR[2] is unused, and is set to '0'. The remaining bits
IR[1:0] are set to '01' as defined by IEEE Std. 1149.1.
XCFxxP Instruction Register (16 bits wide)
The Instruction Register (IR) for the XCFxxP PROM is sixteen
bits wide and is connected between TDI and TDO during an
instruction scan sequence. The detailed composition of the
instruction capture pattern is illustrated in
Table 8, page 6
.
The instruction capture pattern shifted out of the XCFxxP
device includes IR[15:0]. IR[15:9] are reserved bits and are
set to a logic 0. The ISC Error field, IR[8:7], contains a
10
when an ISC operation is a success; otherwise a
01
when
an In-System Configuration (ISC) operation fails. The
Erase/Program (ER/PROG) Error field, IR[6:5], contains a
10
when an erase or program operation is a success;
otherwise a
01
when an erase or program operation fails.
The Erase/Program (ER/PROG) Status field, IR[4], contains
a logic 0 when the device is busy performing an erase or
programming operation; otherwise, it contains a logic 1. The
ISC Status field, IR[3], contains logic 1 if the device is
currently in In-System Configuration (ISC) mode; otherwise,
it contains logic 0. The DONE field, IR[2], contains logic 1 if
the sampled design revision has been successfully
programmed; otherwise, a logic 0 indicates incomplete
programming. The remaining bits IR[1:0] are set to
01
as
defined by IEEE Std. 1149.1.
Table 6:
Platform Flash PROM Boundary Scan Instructions
Boundary-Scan Command
XCFxxS IR[7:0]
(hex)
XCFxxP IR[15:0]
(hex)
Instruction Description
Required Instructions
BYPASS
FF
FFFF
Enables BYPASS
SAMPLE/PRELOAD
01
0001
Enables boundary-scan SAMPLE/PRELOAD operation
EXTEST
00
0000
Enables boundary-scan EXTEST operation
Optional Instructions
CLAMP
FA
00FA
Enables boundary-scan CLAMP operation
HIGHZ
FC
00FC
Places all outputs in high-impedance state
simultaneously
IDCODE
FE
00FE
Enables shifting out 32-bit IDCODE
USERCODE
FD
00FD
Enables shifting out 32-bit USERCODE
Platform Flash PROM
Specific Instructions
CONFIG
EE
00EE
Initiates FPGA configuration by pulsing CF pin Low
once. (For the XCFxxP this command also resets the
selected design revision based on either the external
REV_SEL[1:0] pins or on the internal design revision
selection bits.)
(1)
Notes:
1.
For more information see
"Initiating FPGA Configuration," page 13
.
Table 7:
XCFxxS Instruction Capture Values Loaded into IR as part of an Instruction Scan Sequence
TDI
IR[7:5]
IR[4]
IR[3]
IR[2]
IR[1:0]
TDO
Reserved
ISC Status
Security
0
0 1
Table 8:
XCFxxP Instruction Capture Values Loaded into IR as part of an Instruction Scan Sequence
TDI
IR[15:9]
IR[8:7]
IR[6:5]
IR[4]
IR[3]
IR[2]
IR[1:0]
TDO
Reserved
ISC Error
ER/PROG
Error
ER/PROG
Status
ISC Status
DONE
0 1
相關(guān)PDF資料
PDF描述
XCF16PFS48C Platform Flash In-System Programmable Configuration PROMS
XCF16PFSG48C Platform Flash In-System Programmable Configuration PROMS
XCF16PV Platform Flash In-System Programmable Configuration PROMS
XCF16PVG Platform Flash In-System Programmable Configuration PROMS
XCF16PVO48 Platform Flash In-System Programmable Configuration PROMS
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XCF16PFS48C 制造商:Xilinx 功能描述:CONFIGURATION PROM 48-PIN TFBGA - Trays 制造商:Xilinx 功能描述:IC SYSTEM GATE 制造商:Xilinx 功能描述:IC PROM SRL 1.8V 16M 48CSBGA
XCF16PFS48C0936 制造商:Xilinx 功能描述:IC SYSTEM GATE
XCF16PFS48CES 制造商:Xilinx 功能描述:
XCF16PFS48CESB 制造商:Xilinx 功能描述:
XCF16PFSG48C 功能描述:IC PROM SRL 1.8V 16M 48CSBGA RoHS:是 類別:集成電路 (IC) >> 存儲(chǔ)器 - 用于 FPGA 的配置 Proms 系列:- 產(chǎn)品變化通告:Product Discontinuation 28/Jul/2010 標(biāo)準(zhǔn)包裝:98 系列:- 可編程類型:OTP 存儲(chǔ)容量:300kb 電源電壓:3 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 封裝/外殼:8-SOIC(0.154",3.90mm 寬) 供應(yīng)商設(shè)備封裝:8-TSOP 包裝:管件