參數(shù)資料
型號: XC5VTX240T-2FFG1759I
廠商: Xilinx Inc
文件頁數(shù): 47/91頁
文件大?。?/td> 0K
描述: IC FPGA VIRTEX5TXT 240K 1759FBGA
產(chǎn)品培訓模塊: PCI Express and Virtex® -5 FPGAs
標準包裝: 1
系列: Virtex®-5 TXT
LAB/CLB數(shù): 18720
邏輯元件/單元數(shù): 239616
RAM 位總計: 11943936
輸入/輸出數(shù): 680
電源電壓: 0.95 V ~ 1.05 V
安裝類型: 表面貼裝
工作溫度: -40°C ~ 100°C
封裝/外殼: 1759-BBGA,F(xiàn)CBGA
供應商設備封裝: 1759-FCBGA
配用: 568-5088-ND - BOARD DEMO DAC1408D750
Virtex-5 FPGA Data Sheet: DC and Switching Characteristics
DS202 (v5.3) May 5, 2010
Product Specification
51
Configuration Switching Characteristics
Table 70: Configuration Switching Characteristics
Symbol
Description
Speed Grade
Units
-3
-2
-1
Power-up Timing Characteristics
TPL
Program Latency
3
ms, Max
TPOR
Power-on-Reset
10
50
10
50
10
50
ms, Min/Max
TICCK
CCLK (output) delay
400
ns, Min
TPROGRAM
Program Pulse Width
250
ns, Min
Master/Slave Serial Mode Programming Switching(1)
TDCCK/TCCKD
DIN Setup/Hold, slave mode
4.0
0.0
4.0
0.0
4.0
0.0
ns, Min
TDSCCK/TSCCKD
DIN Setup/Hold, master mode
4.0
0.0
4.0
0.0
4.0
0.0
ns, Min
TCCO
DOUT
7.5
ns, Max
FMCCK
Maximum Frequency, master mode with
respect to nominal CCLK.
100
MHz,
Max
FMCCKTOL
Frequency Tolerance, master mode with
respect to nominal CCLK.
±50
%
FMSCCK
Slave mode external CCLK
100
MHz
SelectMAP Mode Programming Switching(1)
TSMDCCK/TSMCCKD
SelectMAP Data Setup/Hold
3.0
0.5
3.0
0.5
3.0
0.5
ns, Min
TSMCSCCK/TSMCCKCS
CS_B Setup/Hold
3.0
0.5
3.0
0.5
3.0
0.5
ns, Min
TSMCCKW/TSMWCCK
RDWR_B Setup/Hold
8.0
0.5
8.0
0.5
8.0
0.5
ns, Min
TSMCKCSO
CSO_B clock to out
(330
Ω pull-up resistor required)
10
ns, Min
TSMCO
CCLK to DATA out in readback
9.0
ns, Max
TSMCKBY
CCLK to BUSY out in readback
7.5
ns, Max
FSMCCK
Maximum Frequency with respect to nominal
CCLK.
100
MHz, Max
FRBCCK
Maximum Readback Frequency with respect
to nominal CCLK
60
MHz, Max
FMCCKTOL
Frequency Tolerance with respect to nominal
CCLK.
±50
%
Boundary-Scan Port Timing Specifications
TTAPTCK
TMS and TDI Setup time before TCK
1.0
ns, Min
TTCKTAP
TMS and TDI Hold time after TCK
2.0
ns, Min
TTCKTDO
TCK falling edge to TDO output valid
6
ns, Max
FTCK
Maximum configuration TCK clock frequency
66
MHz, Max
FTCKB
Maximum boundary-scan TCK clock
frequency
66
MHz, Max
相關PDF資料
PDF描述
XC5VTX240T-2FF1759I IC FPGA VIRTEX5TXT 240K 1759FBGA
XC5VLX330-1FFG1760I IC FPGA VIRTEX-5 330K 1760FBGA
XC5VLX330-1FF1760I IC FPGA VIRTEX-5 330K 1760FBGA
XC5VSX95T-2FFG1136C IC FPGA VIRTEX-5 95K 1136FBGA
XC6VLX760-1FFG1760C IC FPGA VIRTEX 6 758K 1760FFGBGA
相關代理商/技術(shù)參數(shù)
參數(shù)描述
XC-600140 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Class II Ceramic Disc Capacitors
XC609-II38E 制造商:Seiko Instruments Inc (SII) 功能描述:REFLOWABLE BACKUP CAPACITOR - Tape and Reel
XC6101 制造商:TOREX 制造商全稱:Torex Semiconductor 功能描述:Voltage Detector (VDF=1.6V~5.0V)
XC6101_1 制造商:TOREX 制造商全稱:Torex Semiconductor 功能描述:Voltage Detector (VDF=1.6V~5.0V)
XC610101A016EL 制造商:TOREX 制造商全稱:Torex Semiconductor 功能描述:Voltage Detector (VDF=1.6V~5.0V)