參數資料
型號: XC2S300E-8
元件分類: 通信、網絡模塊及開發(fā)工具
英文描述: Telecomm/Datacomm
中文描述: 電信/數據通信
文件頁數: 5/6頁
文件大?。?/td> 115K
代理商: XC2S300E-8
May 20, 2002
5
Memec Design
app_ack
In
The application asserts this signal to indicate the completion of data
transfer.
The application asserts this error signal during a data write, either to
stop the current burst transfer without transferring data, or to indicate to
the core that the application cannot complete the current transfer at this
time, and the core should retry the transaction at a later time.
The application asserts this signal to indicate that it is aborting the cur-
rent packet.
This is the data bus for read transactions.
This is the byte enable control for app_data[31:0].
app_err
In
app_abort
In
app_data[31:0]
app_databen[3:0]
Control/Status Register Interface Signals
app_csrcmdvalid
In
In
In
This signal is asserted by the application to access the Control/Status
Register (CSR) of the core.
This indicates the address of the register transaction is a read or write
transaction.
This indicates whether the current transaction is a read or write opera-
tion.
This indicates a burst transaction; the application should never assert
this signal.
This indicates which bytes are valid on the 32-bit app_crsdata bus.
This is the write data to be written to the addressed register during the
current transaction.
The core asserts this signal to acknowledge a successful data transfer
to the CSR.
This error indicates the start of a frame (SOF).
This signal should never be asserted by the core for CSR transactions.
It is tied to zero in the core.
The core provides this read data for CSR transactions.
app_csraddr[15:0]
In
app_csrrnw
In
app_csrburst
In
app_csrben[3:0]
app_csrdata[31:0]
In
In
udcvci_csrack
Out
udcvci_csrerr
udcvci_csrabort
Out
Out
udcvci_csrdata[31:0]
EEPROM Interface Signals
udcvci_eepsk
udcvci_eepcs
udcvci_eepdi
eep_do
Event Notification Signals
udcvci_suspend
udcvci_usbreset
udcvci_sof
ucvci_timestamp[10:0]
Debugging Signals
udcvci_cfg[3:0]
Out
Out
Out
Out
In
The core generates the low-speed clock signal to activate the EEPROM.
The core generates this chip select signal to enable the EEPROM.
This is the data signal input to the EEPROM.
This is the data signal input to the core.
Out
Out
Out
Out
This is the Suspend indication from the UDCVCI core to the application.
This is the Reset indication from the UDCVCI core to the application.
This signal indicates the start of a frame (SOF).
This indicates the SOF frame number.
Out
The signal indicates the current configuration the UDCVCI core is run-
ning.
This indicates the current interface that is switched to a different alter-
nate value.
This it the current alternate value for the interface.
This is the qualifying signal for sampling udcvcu_cfg[3:0].
This the qualifying signal for sampling udcvci_intf[3:0] and
ucvci_altinf[3:0].
udcvci_intf[3:0]
Out
udcvci_altintf[3:0]
udcvci_hst_setcfg
udcvci_hst_setintf
Out
Out
Out
Table 2: Core Signal Pinout (cont.)
Signal Name
Direction
Description
相關PDF資料
PDF描述
XC2S400E-6FG456C FPGA
XC2S400E-6FG456I FPGA
XC2S400E-6FG676C FPGA
XC2S400E-6FG676I FPGA
XC2S400E-6FT256C FPGA
相關代理商/技術參數
參數描述
XC2S30-5CS144C 功能描述:IC FPGA 2.5V C-TEMP 144-CSBGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現場可編程門陣列) 系列:Spartan®-II 標準包裝:40 系列:Spartan® 6 LX LAB/CLB數:3411 邏輯元件/單元數:43661 RAM 位總計:2138112 輸入/輸出數:358 門數:- 電源電壓:1.14 V ~ 1.26 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:676-BGA 供應商設備封裝:676-FBGA(27x27)
XC2S30-5CS144I 功能描述:IC FPGA 2.5V I-TEMP 144-CSBGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現場可編程門陣列) 系列:Spartan®-II 標準包裝:40 系列:Spartan® 6 LX LAB/CLB數:3411 邏輯元件/單元數:43661 RAM 位總計:2138112 輸入/輸出數:358 門數:- 電源電壓:1.14 V ~ 1.26 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:676-BGA 供應商設備封裝:676-FBGA(27x27)
XC2S30-5CSG144C 制造商:Xilinx 功能描述:FPGA SPARTAN-II 30K GATES 972 CELLS 263MHZ 2.5V 144CSBGA - Trays 制造商:Xilinx 功能描述:IC SYSTEM GATE
XC2S30-5CSG144I 制造商:Xilinx 功能描述:IC SYSTEM GATE 制造商:Xilinx 功能描述:FPGA SPARTAN-II 30K GATES 972 CELLS 263MHZ 2.5V 144CSBGA - Trays
XC2S30-5FG256C 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-II 2.5V FPGA Family:Introduction and Ordering Information