參數(shù)資料
型號(hào): WEDPN16M64VR-100B2C
廠商: WHITE ELECTRONIC DESIGNS CORP
元件分類(lèi): DRAM
英文描述: 16M X 64 SYNCHRONOUS DRAM MODULE, 6 ns, PBGA219
封裝: 25 X 21 MM, PLASTIC, BGA-219
文件頁(yè)數(shù): 11/15頁(yè)
文件大?。?/td> 519K
代理商: WEDPN16M64VR-100B2C
WEDPN16M64VR-XB2X
5
White Electronic Designs Corporation (602) 437-1520 www.whiteedc.com
White Electronic Designs
January 2005
Rev. 0
TABLE 1 – BURST DEFINITION
FIGURE 1 – MODE REGISTER DEFINITION
NOTES:
1. For full-page accesses: y = 512.
2. For a burst length of two, A1-8 select the block-of-two burst; A0 selects the starting
column within the block.
3. For a burst length of four, A2-8 select the block-of-four burst; A0-1 select the starting
column within the block.
4. For a burst length of eight, A3-8 select the block-of-eight burst; A0-2 select the
starting column within the block.
5. For a full-page burst, the full row is selected and A0-8 select the starting column.
6. Whenever a boundary of the block is reached within a given sequence above, the
following access wraps within the block.
7. For a burst length of one, A0-8 select the unique column to be accessed, and Mode
Register bit M3 is ignored.
Burst
Length
Starting Column
Address
Order of Accesses Within a Burst
Type = Sequential Type = Interleaved
2
A0
0
0-1
1
1-0
4
A1
A0
0
0-1-2-3
0
1
1-2-3-0
1-0-3-2
1
0
2-3-0-1
1
3-0-1-2
3-2-1-0
8
A2
A1
A0
0
0-1-2-3-4-5-6-7
0
1
1-2-3-4-5-6-7-0
1-0-3-2-5-4-7-6
0
1
0
2-3-4-5-6-7-0-1
2-3-0-1-6-7-4-5
0
1
3-4-5-6-7-0-1-2
3-2-1-0-7-6-5-4
1
0
4-5-6-7-0-1-2-3
1
0
1
5-6-7-0-1-2-3-4
5-4-7-6-1-0-3-2
1
0
6-7-0-1-2-3-4-5
6-7-4-5-2-3-0-1
1
7-0-1-2-3-4-5-6
7-6-5-4-3-2-1-0
Full
Page
(y)
n = A0-9/8/7
(location 0-y)
Cn, Cn + 1, Cn + 2
Cn + 3, Cn + 4...
…Cn - 1,
Cn…
Not Supported
12 11 10 9 8 7 6 5 4 3 2 1 0
M3 = 0
1
2
4
8
Reserved
Full Page
M3 = 1
1
2
4
8
Reserved
Operating Mode
Standard Operation
All other states reserved
0
-
0
-
Defined
-
0
1
Burst Type
Sequential
Interleaved
CAS Latency
Reserved
2
3
Reserved
Burst Length
M0
0
1
0
1
0
1
0
1
Burst Length
CAS Latency
BT
A9
A7
A6
A5
A4
A3
A8
A2
A1
A0
Mode Register (Mx)
Address Bus
M1
0
1
0
1
M2
0
1
M3
M4
0
1
0
1
0
1
0
1
M5
0
1
0
1
M6
0
1
M6-M0
M8
M7
Op Mode
A10
A11
A12
Reserved*
Unused
WB
0
1
Write Burst Mode
Programmed Burst Length
Single Location Access
M9
*Should program
M12, M11, M10 = 0, 0
to ensure compatibility
with future devices.
相關(guān)PDF資料
PDF描述
W3DG63126V10D2 128M X 64 SYNCHRONOUS DRAM MODULE, 6 ns, DMA168
W3E232M16S-266STIG 64M X 16 DDR DRAM, 0.7 ns, PDSO66
WPS256K16T-20LJC 256K X 16 STANDARD SRAM, 20 ns, PDSO44
WMF256K8-70FEM5A 256K X 8 FLASH 5V PROM, 70 ns, CDFP32
WMS512K8BV-20DEMEA 512K X 8 STANDARD SRAM, 20 ns, CDSO32
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
WEDPN16M64VR-100B2I 制造商:WEDC 制造商全稱(chēng):White Electronic Designs Corporation 功能描述:16Mx64 REGISTERED SYNCHRONOUS DRAM
WEDPN16M64VR-100B2M 制造商:WEDC 制造商全稱(chēng):White Electronic Designs Corporation 功能描述:16Mx64 REGISTERED SYNCHRONOUS DRAM
WEDPN16M64VR-100BC 制造商:Microsemi Corporation 功能描述:16M X 64 SDRAM MODULE W/REGISTERED BUFFERS, 3.3V, 100 MHZ, 2 - Bulk
WEDPN16M64VR-100BI 制造商:Microsemi Corporation 功能描述:16M X 64 SDRAM MODULE W/REGISTERED BUFFERS, 3.3V, 100 MHZ, 2 - Bulk
WEDPN16M64VR-100BM 制造商:Microsemi Corporation 功能描述:16M X 64 SDRAM MODULE W/REGISTERED BUFFERS, 3.3V, 100 MHZ, 2 - Bulk