參數(shù)資料
型號: SL15100ZIT
廠商: Silicon Laboratories Inc
文件頁數(shù): 16/16頁
文件大?。?/td> 0K
描述: IC CLOCK SSCG 1PLL 2CH 8TSSOP
標準包裝: 2,500
系列: EProClock®
類型: *
PLL: 帶旁路
輸入: 時鐘,晶體
輸出: 時鐘
電路數(shù): 1
比率 - 輸入:輸出: 1:2
差分 - 輸入:輸出: 無/無
頻率 - 最大: 200MHz
除法器/乘法器: 是/無
電源電壓: 2.25 V ~ 3.63 V
工作溫度: -40°C ~ 85°C
安裝類型: *
封裝/外殼: *
供應商設備封裝: *
包裝: *
Rev 1.8, August 10, 2007
Page 9 of 16
SL15100
Standby Current
ISBC
PD#=GND
-
80
100
μA
Output Leakage Current
IOL
Pins 6 and 7
-15
-
15
μA
Programmable
Input Capacitance at
Pins 2 and 3
CXIN
CXOUT
Minimum setting value
-
8.5
-
pF
Maximum setting value
-
40
-
pF
Resolution (programming steps)
-
0.5
-
pF
Input Capacitance
CIN2
Pins 4 and 8
-
4
7
pF
Load Capacitance
CL
SSCLK/REFCLK , Pins 6 and 7
-
15
pF
AC Electrical Characteristics (I-Grade)
Unless otherwise stated VDD= 3.3V+/- 10%, CL=15pF and Ambient Temperature range -40 to +85 Deg C
Parameter
Symbol
Condition
Min
Typ
Max
Unit
Input Frequency Range
FIN1
Crystal or Ceramic Resonator
8
-
48
MHz
Input Frequency Range
FIN2
External Clock
8
-
166
MHz
Output Frequency Range FOUT1
SSCLK
3
-
200
MHz
Output Frequency Range FOUT2
REFCLK, crystal or resonator input
0.25
-
48
MHz
Output Frequency Range FOUT3
REFCLK, clock input
0.25
-
166
MHz
Output Duty Cycle
DC1
SSCLK
45
50
55
%
Output Duty Cycle
DC2
REFCLK
45
50
55
%
Input Duty Cycle
DCIN
Clock Input, Pin 3
40
50
60
%
Output Rise/Fall Time
tr/f1
Programmable, VDD=3.3
CL=15pF, 20 to 80% of VDD
-
4.00
4.80
ns
Output Rise/Fall Time
tr/f2
Programmable, VDD=3.3
CL=15pF, 20 to 80% of VDD
-
2.00
2.40
ns
Output Rise/Fall Time
tr/f3
Programmable, VDD=3.3
CL=15pF, 20 to 80% of VDD
-
1.40
1.70
ns
Output Rise/Fall Time
tr/f4
Programmable, VDD=3.3
CL=15pF, 20 to 80% of VDD
-
1.10
1.35
ns
Output Rise/Fall Time
tr/f5
Programmable, VDD=3.3
CL=15pF, 20 to 80% of VDD
-
0.85
1.00
ns
Output Rise/Fall Time
tr/f6
Programmable, VDD=3.3
CL=15pF, 20 to 80% of VDD
-
0.70
0.85
ns
Output Rise/Fall Time
tr/f7
Programmable, VDD=3.3
CL=15pF, 20 to 80% of VDD
-
0.55
0.67
ns
Cycle-to-Cycle Jitter
(SSCLK – Pin 7)
CCJ1
CLKIN=SSCLK=166MHz, 2%Spread
REFCLK=Off
-
100
135
ps
Cycle-to-Cycle Jitter
(SSCLK – Pin 7)
CCJ2
CLKIN=SSCLK=66MHz, 2%Spread
REFCLK=Off
-
110
145
ps
Cycle-to-Cycle Jitter
CCJ3
CLKIN=SSCLK=33MHz, 2%Spread
-
130
175
ps
相關PDF資料
PDF描述
MK2308G-1HLFTR IC PLL ZD BUFFER HS 16-TSSOP
ICS674R-01LFT IC DIVIDER USER CONFIG 28-SSOP
ICS525R-11LFT IC PECL CLK USER CONFIG 28-SSOP
DS1844S-100 IC POT DIG QUAD 100K 20-SOIC
DS18030-050 IC POT DUAL ADDRESS 50K 16-DIP
相關代理商/技術參數(shù)
參數(shù)描述
SL15100ZIT-XXX 制造商:SPECTRALINEAR 制造商全稱:SPECTRALINEAR 功能描述:Prigrammable Spread Spectrum Clock Generator (SSCG)
SL15100ZI-XXX 制造商:SPECTRALINEAR 制造商全稱:SPECTRALINEAR 功能描述:Prigrammable Spread Spectrum Clock Generator (SSCG)
SL15101 制造商:SPECTRALINEAR 制造商全稱:SPECTRALINEAR 功能描述:Programmable Spread Spectrum Clock Generator (SSCG)
SL15101ZCT-XXX 制造商:SPECTRALINEAR 制造商全稱:SPECTRALINEAR 功能描述:Programmable Spread Spectrum Clock Generator (SSCG)
SL15101ZC-XXX 制造商:SPECTRALINEAR 制造商全稱:SPECTRALINEAR 功能描述:Programmable Spread Spectrum Clock Generator (SSCG)