參數(shù)資料
型號: MT8920B
廠商: Mitel Networks Corporation
英文描述: ST-BUS Parallel Access Circuit(串行通信總線(ST-Bus)并行存取電路(在ST總線和并行系統(tǒng)間提供一個(gè)簡單接口))
中文描述: 意法半導(dǎo)體總線并行訪問電路(串行通信總線(圣總線)并行存取電路(在圣總線和并行系統(tǒng)間提供一個(gè)簡單接口))
文件頁數(shù): 11/29頁
文件大?。?/td> 215K
代理商: MT8920B
CMOS
MT8920B
3-13
Mode 2 - Fast RAM Mode
Mode 2 operates as a high speed dual port RAM
interface to the ST-BUS. Only the two transmit
RAM’s, Tx0 and Tx1, and the receive RAM, Rx0 are
active in this mode (i.e., control registers and
interrupt registers are inactive).
The main feature of this mode is fast access to the
dual-port RAM’s. Fast access allows high-speed
controllers to use this device as a data interface to
T1 and CEPT digital links. Timing information is
shown in Figure 15.
Mode 2 can also support 24 channel and 32 channel
operation. The channel configuration is selected
using 24/32 pin. When 24/32=0 the device operates
in 24 channel mode and when 24/32=1, it operates in
32 channel mode.
The physical interface in this mode resembles that of
a simple RAM device. The signals used to read
and write the device are CS, OE, R/W. The pinout of
the STPA in this mode is shown in Figure 3. Address
decoding for Tx0, Tx1, Rx0 is shown in Table 6.
Contention can arise for access to the dual port
RAMS. The occurrence of this is minimized since
the ST-BUS serial-to-parallel and parallel-to-serial
converters require RAM access for only 1/32 of
a channel time (i.e., last half cycle of
each channel). For contention to occur the high
speed controller must access the same RAM
location as that of the ST-BUS. For a parallel read
operation this corresponds to the current ST-BUS
channel and for a write operation, the next ST-BUS
channel. Access contention in Mode 2 is arbitrated
with the BUSY signal.
BUSY is intended to hold
off any parallel access cycle until it again goes
inactive. Figure 16 shows how the access is
arbitrated for accesses near the contention window.
C4i for
Applications using high speed access can easily
avoid generating BUSY by co-ordinating channel
reads and writes with framing and channel boundary
information.
Mode 3 - Parallel Bus Controller
In this mode the STPA outputs all necessary signals
required to drive devices attached to the parallel
port. The STPA can be used to drive devices such
as RAM’s, FIFO’s, latches, A/D and D/A converters,
and CODECS, directly from the ST-BUS without an
intervening
μ
P. As with the other modes, Mode 3 can
operate from 32 channels or 24 channels by
connecting 24/32 high or low, respectively. This
allows devices to be driven remotely via a T1 or
CEPT digital trunk link when used with Mitel’s trunk
products.
Referring to Figure 1, the Address Generator block
generates and drives the external address lines
A4-A0. The STPA also generates OE (output
enable) and
WE (write enable) to facilitate data
transfers from Rx0 RAM and to Tx0 RAM. Tx1 RAM
is unavailable in this mode.
The STPA, in Mode 3, generates external addresses
in a particular sequence that minimizes throughput
delay through the device. When channel N is
present on the ST-BUS, the STPA generates address
N+1 on the address bus and asserts OE to output
data from an external device and latch it into the
STPA. During the same channel N, the STPA
will generate address N-1 with
write from the STPA to an external device. Timing for
Mode 3 transfers is shown in Figure 17. All parallel
bus signals are synchronized to the ST- BUS clock.
WE asserted to
The device must be selected using CS in order for
the parallel bus drivers to be enabled. CS should
remain active for four ST-BUS bit periods (8 x C4i
cycles) since a read and a write operation require 2
bit periods each. The STPA generates a signal STCH
(start of channel) which becomes active at the start
of each channel and remains active for 1/2 of the
channel time (Figure 18). This signal may be
Table 6. Mode 2 Address Map
ADDRESS BITS
A
3
0
1
0
1
REGISTERS
A
5
0
0
1
1
A
4
0
1
0
1
A
2
0
1
0
1
A
1
0
1
0
1
A
0
0
1
0
1
READ
WRITE
Rx0 - Channel 0
Rx0 - Channel 31
Rx0 - Channel 0
Rx0 - Channel 31
Tx0 - Channel 0
Tx0 - Channel 31
Tx1 - Channel 0
Tx1 - Channel 31
相關(guān)PDF資料
PDF描述
MT8924-1 PCM Conference Circuit (PCC) Preliminary Information
MT8924AE PCM Conference Circuit (PCC) Preliminary Information
MT8924AS PCM Conference Circuit (PCC) Preliminary Information
MT8924 PCM Conference Circuit (PCC) Preliminary Information
MT8930B ()
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MT8920B-1 制造商:MITEL 制造商全稱:Mitel Networks Corporation 功能描述:ISO-CMOS ST-BUS⑩ FAMILY ST-BUS Parallel Access Circuit
MT8920BC 制造商:MITEL 制造商全稱:Mitel Networks Corporation 功能描述:ISO-CMOS ST-BUS⑩ FAMILY ST-BUS Parallel Access Circuit
MT8920BE 制造商:Mitel Networks Corporation 功能描述:COMMUNICATIONS INTERFACE, 28 Pin, Plastic, DIP
MT8920BE1 制造商:Zarlink Semiconductor Inc 功能描述:ST-BUS PARALLEL ACCESS CIRCUIT 28PDIP - Rail/Tube 制造商:Microsemi 功能描述:Microsemi MT8920BE1 Interface Misc
MT8920BP 制造商:Microsemi Corporation 功能描述: 制造商:MITEL 功能描述: