參數(shù)資料
型號(hào): MPC99J93
廠商: Motorola, Inc.
英文描述: Intelligent Dynamic Clock Switch (IDCS) PLL Clock Driver
中文描述: 智能動(dòng)態(tài)時(shí)鐘開關(guān)(IDC機(jī)房)PLL時(shí)鐘驅(qū)動(dòng)器
文件頁數(shù): 5/8頁
文件大?。?/td> 265K
代理商: MPC99J93
MPC99J93
MOTOROLA TIMING SOLUTIONS
5
Table 5. AC Characteristics
(V
CC
= 3.3V
±
5%, T
A
= --40
°
C to +85
°
C)
a
Symbol
Characteristics
Min
Typ
Max
Unit
Condition
f
ref
f
VCO
f
MAX
Input Reference Frequency
VCO Frequency Range
b
÷
4 feedback
50
90
MHz
PLL locked
÷
4 feedback
200
360
MHz
Output Frequency
QA[1:0]
QB[2:0]
50
100
90
180
MHz
MHz
PLL locked
f
refDC
t
(
)
Reference Input Duty Cycle
25
75
%
Propagation Delay
SPO, static phase offset
c
CLK0, CLK1 to any Q
-0.15
0.9
+0.17
1.8
ns
ns
PLL_EN=1
PLL_EN=0
V
PP
V
CMR
t
sk(O)
Differential input voltage
d
Differential input crosspoint voltage
e
(peak-to-peak)
0.25
1.3
V
V
CC
-1.7
V
CC
-0.3
50
80
V
Output-to-output Skew
within QA[2:0] or QB[1:0]
within device
ps
ps
per/cycle
Rate of change of period
QA[1:0]
f
QB[2:0]
f
QA[1:0]
g
QB[2:0]
g
20
10
200
100
50
25
400
200
ps
ps
ps
ps
DC
Output Duty Cycle
45
50
55
%
t
JIT(CC)
t
LOCK
t
r
, t
f
a. AC characteristics apply for parallel output termination of 50
to V
CC - 2V
.
b. The input reference frequency must match the VCO lock range divided by the feedback divider ratio (FB): f
ref
= f
VCO
÷
FB.
c. CLK0, CLK1 to Ext_FB.
d. V
PP
is the minimum differential input voltage swing required to maintain AC characteristics including SPO and device-to-device skew. Ap-
plicable to CLK0, CLK1 and Ext_FB.
e. V
CMR
(AC) is the crosspoint of the differential input signal. Normal AC operation is obtained when the crosspoint is within the V
CMR
(AC)
range and the input swing lies within the V
PP
(AC) specification. Violation of V
CMR
(AC) or V
PP
(AC) impacts the SPO, device and part-to-
part skew. Applicable to CLK0, CLK1 and Ext_FB.
f.
Specification holds for a clock switch between two input signals (CLK0, CLK1) no greater than 400 ps out of phase. Delta period change
per cycle is averaged over the clock switch excursion.
g. Specification holds for a clock switch between two input signals (CLK0, CLK1) at any phase difference (
±
180
_
). Delta period change per
cycle is averaged over the clock switch excursion.
Cycle-to-Cycle Jitter
RMS (1
σ
)
25
ps
Maximum PLL Lock Time
10
ms
Output Rise/Fall Time
0.05
0.70
ns
20% to 80%
F
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
.
相關(guān)PDF資料
PDF描述
MPD-425V 250W DC-DC POWER SUPPLY INPUT RANGE: 40~57VDC
MPE-902M SWITCHING POWER SUPPLY
MPF102G JFET VHF Amplifier
MPF4392G JFET Switching Transistors N−Channel − Depletion
MPF4393G JFET Switching Transistors N−Channel − Depletion
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MPC99J93AC 功能描述:時(shí)鐘驅(qū)動(dòng)器及分配 RoHS:否 制造商:Micrel 乘法/除法因子:1:4 輸出類型:Differential 最大輸出頻率:4.2 GHz 電源電壓-最大: 電源電壓-最小:5 V 最大工作溫度:+ 85 C 封裝 / 箱體:SOIC-8 封裝:Reel
MPC99J93ACR2 功能描述:時(shí)鐘驅(qū)動(dòng)器及分配 RoHS:否 制造商:Micrel 乘法/除法因子:1:4 輸出類型:Differential 最大輸出頻率:4.2 GHz 電源電壓-最大: 電源電壓-最小:5 V 最大工作溫度:+ 85 C 封裝 / 箱體:SOIC-8 封裝:Reel
MPC99J93FA 功能描述:IC CLOCK DRIVER LV 1:5 32-LQFP RoHS:否 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:39 系列:- 類型:* PLL:帶旁路 輸入:時(shí)鐘 輸出:時(shí)鐘 電路數(shù):1 比率 - 輸入:輸出:1:10 差分 - 輸入:輸出:是/是 頻率 - 最大:170MHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:* 封裝/外殼:* 供應(yīng)商設(shè)備封裝:* 包裝:*
MPCA06 制造商:Motorola Inc 功能描述:
MPCB-20.0-0-E563 制造商:TE Connectivity 功能描述:MPCB-20.0-0-E563