參數(shù)資料
型號(hào): MDS213CG
廠商: ZARLINK SEMICONDUCTOR INC
元件分類(lèi): 網(wǎng)絡(luò)接口
英文描述: 12-Port 10/100Mbps + 1Gbps Ethernet Switch
中文描述: DATACOM, LAN SWITCHING CIRCUIT, PBGA456
封裝: 35 X 35 MM, 2.33 MM HEIGHT, MS-034, HSBGA-456
文件頁(yè)數(shù): 87/120頁(yè)
文件大小: 1678K
代理商: MDS213CG
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)當(dāng)前第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)
MDS213
Data Sheet
87
Zarlink Semiconductor Inc.
Bit [22:18]
REG_AD
5-bit Register Address in PHY
Bit [17:16]
TA
Turnaround - "10" for write
Bit [15:0]
DATA
16-bit Write Data to PHY
18.2.9.2 AMIIS - MII Status Register
The upper layer services should read this register for data sent by the PHYs. The lower 16 bits contain data
received by the Management Module
Access:
Non-Zero-Wait-State,
Direct Access,
Read only
Address:
h658
Bit [31]
RDY
Data Ready
Bit [30]
VALID
Data Valid
Bit [15:0]
DATA
16-bit Read Data from PHY
18.2.10 Flow Control Management
18.2.10.1 AFCRIA - Flow Control RAM Input Address
Access:
Non-Zero-Wait-State,
Direct Access,
Write only
Address:
h65C
Bit [2:0]
3-bit address for the RAM in MAC storing flow control frame
Usage:
Flow Control Frame consists of 64 Bytes. Using AFCRIA and AFCRID0-1, the CPU loads 8 bytes each
time. The CPU specifies the address in AFCRIA and writes the content of 4 bytes in AFCRID0 and 4 Bytes in
AFCRID1. Then repeats the above procedure 8 times to load a whole flow control frame into the Chip.
Bit [31]
RDY
Bit [30]
VALID
Description
1
1
Data field contains valid data from the PHYs
1
0
Data field contains invalid data from the PHYs
0
X
Data field is not ready to be read by Switch Manager CPU
2 1 0
DATA (16-bit)
RY
VD
31 30 29
16 15
0
address
31
3 2
相關(guān)PDF資料
PDF描述
MDS220 Analog IC
MDS221 Analog IC
MDS223 Analog IC
MDS35-800 DIODE / SCR MODULE
MDS35 DIODE / SCR MODULE
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MDS217 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Analog IC
MDS-21E09 制造商:ITT Interconnect Solutions 功能描述:BACKSHELL - Bulk
MDS21P-6AA-000 制造商:Amphenol Corporation 功能描述:MICRO D/18in WIRE 26AWG 7 STRD THRU HOLE
MDS21P-6BF-000 制造商:Amphenol Corporation 功能描述:MICRO D/36in WIRE 26AWG 7 STRD FLOT
MDS21S-6AA-000 制造商:Amphenol Corporation 功能描述:MICRO D/18in WIRE 26AWG 7 STRD THRU HOLE