參數(shù)資料
型號: MAX5865ETM
廠商: MAXIM INTEGRATED PRODUCTS INC
元件分類: 無繩電話/電話
英文描述: Ultra-Low-Power, High-Dynamic- Performance, 40Msps Analog Front End
中文描述: TELECOM, CELLULAR, RF AND BASEBAND CIRCUIT, QCC48
封裝: 7 X 7 MM, 0.80 MM HEIGHT, TQFN-48
文件頁數(shù): 17/26頁
文件大?。?/td> 2144K
代理商: MAX5865ETM
Shutdown mode offers the most dramatic power sav-
ings by shutting down all the analog sections of the
MAX5865 and placing the ADCs
digital outputs in tri-
state mode. When the ADCs
outputs transition from tri-
state to on, the last converted word is placed on the
digital outputs. The DACs
digital bus inputs must be
zero or OV
DD
because the bus is not internally pulled
up. The DACs
previously stored data is lost when com-
ing out of shutdown mode. The wake-up time from shut-
down mode is dominated by the time required to
charge the capacitors at REFP, REFN, and COM. In
internal reference mode and buffered external refer-
ence mode, the wake-up time is typically 40μs to enter
Xcvr mode, 20μs to enter Rx mode, and 40μs to enter
Tx MODE.
In idle mode, the reference and clock distribution cir-
cuits are powered, but all other functions are off. The
ADCs
outputs are forced to tri-state. The DACs
digital
bus inputs must be zero or OV
DD
, because the bus is
not internally pulled up. The wake-up time from the idle
mode is 10μs required for the ADCs and DACs to be
fully operational. When the ADCs
outputs transition
from tri-state to on, the last converted word is placed
on the digital outputs. In the idle mode, the supply cur-
rent is lowered if the clock input is set to zero or OV
DD
;
however, the wake-up time extends to 40μs.
In standby mode, only the ADCs
reference is powered;
the rest of the device
s functions are off. The pipeline
ADCs are off and DA0 to DA7 are in tri-state mode. The
DACs
digital bus inputs must be zero or OV
DD
because the bus is not internally pulled up. The wake-
up time from standby mode to the Xcvr mode is domi-
nated by the 40μs required to activate the pipeline
ADCs and DACs. When the ADC outputs transition from
tri-state to active, the last converted word is placed on
the digital outputs.
The serial digital interface is a standard 3-wire connec-
tion compatible with SPI/QSPI
/MICROWIRE/DSP
interfaces. Set
CS
low to enable the serial data loading
at DIN. Following
CS
high-to-low transition, data is shift-
ed synchronously, MSB first, on the rising edge of the
serial clock (SCLK). After 8 bits are loaded into the seri-
al input register, data is transferred to the latch.
CS
must transition high for a minimum of 80ns before the
next write sequence. The SCLK can idle either high or
low between transitions.
Figure 5
shows the detailed
timing diagram of the 3-wire serial interface.
M
Ultra-Low-Power, High-Dynamic-
Performance, 40Msps Analog Front End
______________________________________________________________________________________
17
QSPI is a trademark of Motorola, Inc.
Table 3. MAX5865 Operation Modes
FUNCTION
DESCRIPTION
D7
(MSB)
D6
D5
D4
D3
D2
D1
D0
Shutdown
D evi ce shutd ow n. RE F i s off, AD C s ar e
off, and the AD C b us i s tr stated D AC s
ar e off and the D AC i np ut b us m ust b e
set to zer o or OV
D D
.
X
X
X
X
X
0
0
0
Idle
REF and CLK are on, ADCs are off,
and the ADC bus is tri-stated; DACs
are off and the DAC input bus must be
set to zero or OV
DD
.
X
X
X
X
X
0
0
1
Rx
REF is on, ADCs are on; DACs are off,
and the DAC input bus must be set to
zero or OV
DD
.
X
X
X
X
X
0
1
0
Tx
REF is on, ADCs are off, and the ADC
bus is tri-stated; DACs are on.
X
X
X
X
X
0
1
1
Xcvr
REF is on, ADCs and DACs are on.
X
X
X
X
X
1
0
0
Standby
REF is on, ADCs are off, and the ADC
bus is tri-stated; DACs are off and the
DAC input bus must be set to zero or
OV
DD
.
X
X
X
X
X
1
0
1
X
= Don’t care.
相關(guān)PDF資料
PDF描述
MAX5873 Quadruple Line Driver 14-CDIP -55 to 125
MAX5874 Quadruple Line Driver 20-LCCC -55 to 125
MAX5875 Quadruple Line Driver 14-CDIP -55 to 125
MAX5876 Quadruple Line Driver 14-CFP -55 to 125
MAX5877 Replaced by SN55189A : Quadruple Line Receiver 14-CDIP -55 to 125
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MAX5865ETM+ 功能描述:ADC / DAC多通道 10-Bit 2Ch 40Msps CODEC/AFE RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換速率: 分辨率:8 bit 接口類型:SPI 電壓參考: 電源電壓-最大:3.6 V 電源電壓-最小:2 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:VQFN-40
MAX5865ETM+T 功能描述:ADC / DAC多通道 10-Bit 2Ch 40Msps CODEC/AFE RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換速率: 分辨率:8 bit 接口類型:SPI 電壓參考: 電源電壓-最大:3.6 V 電源電壓-最小:2 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:VQFN-40
MAX5865ETM-D 制造商:Maxim Integrated Products 功能描述:DUAL 10BIT DAC & DUAL 8BIT ADC 40MSPS CODEC - Rail/Tube
MAX5865ETM-T 功能描述:ADC / DAC多通道 RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換速率: 分辨率:8 bit 接口類型:SPI 電壓參考: 電源電壓-最大:3.6 V 電源電壓-最小:2 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:VQFN-40
MAX5865EVKIT 功能描述:數(shù)據(jù)轉(zhuǎn)換 IC 開發(fā)工具 Evaluation Kit for the MAX5863 MAX5864 MAX5865 RoHS:否 制造商:Texas Instruments 產(chǎn)品:Demonstration Kits 類型:ADC 工具用于評估:ADS130E08 接口類型:SPI 工作電源電壓:- 6 V to + 6 V