參數(shù)資料
型號: MAX1444EHJ
廠商: MAXIM INTEGRATED PRODUCTS INC
元件分類: ADC
英文描述: 10-Bit, 40Msps, 3.0V, Low-Power ADC with Internal Reference
中文描述: 10-CH 10-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, PQFP32
封裝: 5 X 5 MM, TQFP-32
文件頁數(shù): 12/20頁
文件大?。?/td> 401K
代理商: MAX1444EHJ
M
10-Bit, 40Msps, 3.0V, Low-Power
ADC with Internal Reference
12
______________________________________________________________________________________
The MAX1444 provides three modes of reference oper-
ation:
Internal reference mode
Buffered external reference mode
Unbuffered external reference mode
In internal reference mode, the internal reference out-
put (REFOUT) can be tied to the REFIN pin through a
resistor (e.g., 10k
) or resistor-divider if an application
requires a reduced full-scale range. For stability pur-
poses, it is recommended to bypass REFIN with a
>10nF capacitor to GND.
In buffered external reference mode, the reference vol-
tage levels can be adjusted externally by applying a
stable and accurate voltage at REFIN. In this mode,
REFOUT may be left open or connected to REFIN
through a >10k
resistor.
In unbuffered external reference mode, REFIN is con-
nected to GND, thereby deactivating the on-chip
buffers of REFP, COM, and REFN. With their buffers
shut down, these pins become high impedance inputs
and can be driven by external reference sources.
Clock Input (CLK)
The MAX1444 CLK input accepts CMOS-compatible
clock signals. Since the interstage conversion of the
device depends on the repeatability of the rising and
falling edges of the external clock, use a clock with low
jitter and fast rise and fall times (<2ns). In particular,
sampling occurs on the falling edge of the clock signal,
mandating this edge to provide lowest possible jitter.
Any significant aperture jitter would limit the SNR per-
formance of the ADC as follows:
SNR = 20log (1 / 2
π
f
IN
t
AJ
)
where f
IN
represents the analog input frequency, and
t
AJ
is the time of the aperture jitter.
Clock jitter is especially critical for undersampling
applications. The clock input should always be consid-
ered as an analog input and routed away from any ana-
log input or other digital signal lines.
The MAX1444 clock input operates with a voltage
threshold set to V
DD
/2. Clock inputs with a duty cycle
other than 50% must meet the specifications for high
and low periods as stated in the
Electrical Character-
istics
. See Figures 3a, 3b, 4a, and 4b for the relation-
ship between spurious-free dynamic range (SFDR),
signal-to-noise ratio (SNR), total harmonic distortion
(THD), or signal-to-noise plus distortion (SINAD) versus
clock duty cycle.
Output Enable (
OE
), Power Down (PD),
and Output Data (D0–D9)
All data outputs, D0 (LSB) through D9 (MSB), are
TTL/CMOS-logic compatible. There is a 5.5 clock-cycle
latency between any particular sample and its valid
output data. The output coding is straight offset binary
(Table 1). With
OE
and PD (power down) high, the digi-
tal output enters a high-impedance state. If
OE
is held
low with PD high, the outputs are latched at the last
value prior to the power down.
The capacitive load on the digital outputs D0
D9
should be kept as low as possible (<15pF) to avoid
large digital currents that could feed back into the ana-
log portion of the MAX1444, thus degrading its dynam-
ic performance. The use of buffers on the ADC
s digital
outputs can further isolate the digital outputs from
heavy capacitive loads.
Figure 5 displays the timing relationship between out-
put enable and data output valid as well as power-
down/wake-up and data output valid.
Table 1. MAX1444 Output Code for Differential Inputs
DIFFERENTIAL INPUT VOLTAGE*
V
REF
×
511/512
V
REF
×
510/512
V
REF
×
1/512
0
- V
REF
×
1/512
- V
REF
×
511/512
- V
REF
×
512/512
DIFFERENTIAL INPUT
+Full Scale -1LSB
+Full Scale -2LSB
+1LSB
Bipolar Zero
-1LSB
Negative Full Scale + 1LSB
Negative Full Scale
STRAIGHT OFFSET BINARY
11 1111 1111
11 1111 1110
10 0000 0001
10 0000 0000
01 1111 1111
00 0000 0001
00 0000 0000
*
V
REF
= V
REFP
- V
REFN
相關(guān)PDF資料
PDF描述
MAX1446 10-Bit, 60Msps, 3.0V, Low-Power ADC with Internal Reference
MAX1446EHJ 10-Bit, 60Msps, 3.0V, Low-Power ADC with Internal Reference
MAX1447 1C Remote and Local TEMPERATURE SENSOR with N-Factor and Series Resistance Correction 16-SSOP/QSOP -40 to 125
MAX1496EAI 3.5- and 4.5-Digit, Single-Chip ADCs with LED Drivers
MAX1496EPI 3.5- and 4.5-Digit, Single-Chip ADCs with LED Drivers
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MAX1444EHJ/V+ 功能描述:模數(shù)轉(zhuǎn)換器 - ADC ANALOG TO DIGITAL CONVERTER RoHS:否 制造商:Texas Instruments 通道數(shù)量:2 結(jié)構(gòu):Sigma-Delta 轉(zhuǎn)換速率:125 SPs to 8 KSPs 分辨率:24 bit 輸入類型:Differential 信噪比:107 dB 接口類型:SPI 工作電源電壓:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:VQFN-32
MAX1444EHJ/V+T 功能描述:模數(shù)轉(zhuǎn)換器 - ADC 10-Bit 40Msps 3.0V Low-Power ADC with Internal Reference RoHS:否 制造商:Texas Instruments 通道數(shù)量:2 結(jié)構(gòu):Sigma-Delta 轉(zhuǎn)換速率:125 SPs to 8 KSPs 分辨率:24 bit 輸入類型:Differential 信噪比:107 dB 接口類型:SPI 工作電源電壓:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:VQFN-32
MAX1444EHJ+ 功能描述:模數(shù)轉(zhuǎn)換器 - ADC 10-Bit 40Msps 3V High Speed ADC RoHS:否 制造商:Texas Instruments 通道數(shù)量:2 結(jié)構(gòu):Sigma-Delta 轉(zhuǎn)換速率:125 SPs to 8 KSPs 分辨率:24 bit 輸入類型:Differential 信噪比:107 dB 接口類型:SPI 工作電源電壓:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:VQFN-32
MAX1444EHJ+T 功能描述:模數(shù)轉(zhuǎn)換器 - ADC 10-Bit 40Msps 3V High Speed ADC RoHS:否 制造商:Texas Instruments 通道數(shù)量:2 結(jié)構(gòu):Sigma-Delta 轉(zhuǎn)換速率:125 SPs to 8 KSPs 分辨率:24 bit 輸入類型:Differential 信噪比:107 dB 接口類型:SPI 工作電源電壓:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:VQFN-32
MAX1444EHJ-T 功能描述:模數(shù)轉(zhuǎn)換器 - ADC RoHS:否 制造商:Texas Instruments 通道數(shù)量:2 結(jié)構(gòu):Sigma-Delta 轉(zhuǎn)換速率:125 SPs to 8 KSPs 分辨率:24 bit 輸入類型:Differential 信噪比:107 dB 接口類型:SPI 工作電源電壓:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:VQFN-32