參數(shù)資料
型號(hào): ISPLSI1032-90LT
廠商: LATTICE SEMICONDUCTOR CORP
元件分類: PLD
英文描述: In-System Programmable High Density PLD
中文描述: EE PLD, 17 ns, PQFP100
封裝: TQFP-100
文件頁數(shù): 12/16頁
文件大?。?/td> 226K
代理商: ISPLSI1032-90LT
Specifications
ispLSI 1032
12
Pin Description
RESET
G1
Y0
E1
Y1
E11
Y2
G9
Y3
G11
NC
2
G3
GND
V
CC
C6,
F2,
F3,
F11
F9,
J6
I/O 0 - I/O 3
I/O 4 - I/O 7
I/O 8 - I/O 11
I/O 12 - I/O 15
I/O 16 - I/O 19
I/O 20 - I/O 23
I/O 24 - I/O 27
I/O 28 - I/O 31
I/O 32 - I/O 35
I/O 36 - I/O 39
I/O 40 - I/O 43
I/O 44 - I/O 47
I/O 48 - I/O 51
I/O 52 - I/O 55
I/O 56 - I/O 59
I/O 60 - I/O 63
F1,
K1,
K3,
L4,
L7,
K8,
L11,
J11,
E9,
B11,
B9,
A8,
A5,
B4,
A1,
C1,
H1,
J2,
L2,
J5,
K7,
L9,
K10,
H10, H11, F10,
D11, D10, C11,
C10, A11,
A10,
A9,
B6,
B7,
B5,
C5,
A3,
A2,
B2,
C2,
D2,
D1,
H2,
L1,
L3,
K5,
L6,
L10,
J10,
J1,
K2,
K4,
L5,
L8,
K9,
K11,
B10,
B8,
A7,
A4,
B3,
B1,
E3
IN 4 - IN 7
E10,
C7,
A6,
E2
Dedicated input pins to the device.
Input/Output Pins - These are the general purpose I/O pins used by the
logic array.
Name
CPGA Pin Numbers
Description
Input
Dedicated in-system programming enable input pin. This pin
is brought low to enable the programming mode. The MODE, SDI,
SDO and SCLK options become active.
Input
This pin performs two functions. It is a dedicated input pin when
ispEN is logic high. When ispEN is logic low, it functions as an input
pin to load programming data into the device. SDI/IN 0 also is used as
one of the two control pins for the isp state machine.
Input
This pin performs two functions. It is a dedicated input pin when
ispEN is logic high. When ispEN is logic low, it functions as a pin to
control the operation of the isp state machine.
Input/Output
This pin performs two functions. It is a dedicated input
pin when ispEN is logic high. When ispEN is logic low, it functions as
an output pin to read serial shift register data.
Input
This pin performs two functions. It is a dedicated input when
ispEN is logic high. When ispEN is logic low, it functions as a clock pin
for the Serial Shift Register.
ispEN
G3
SDI/IN 0
1
G2
MODE/IN 1
1
K6
SDO/IN 2
1
J7
SCLK/IN 3
1
G10
Active Low (0) Reset pin which resets all of the GLB and I/O registers
in the device.
Dedicated Clock input. This clock input is connected to one of the
clock inputs of all of the GLBs on the device.
Dedicated Clock input. This clock input is brought into the clock
distribution network, and can optionally be routed to any GLB on the
device.
Dedicated Clock input. This clock input is brought into the clock
distribution network, and can optionally be routed to any GLB and/or
any I/O cell on the device.
Dedicated Clock input. This clock input is brought into the clock
distribution network, and can optionally be routed to any I/O cell on the
device.
No Connect
Ground (GND)
V
CC
Table 2-0002-32/883
1. Pins have dual function capability.
2. NC pins are not to be connected to any active signals, Vcc or GND.
相關(guān)PDF資料
PDF描述
ISPLSI1032E-100LJ In-System Programmable High Density PLD
ISPLSI1032E-80LJ In-System Programmable High Density PLD
ISPLSI1032E-80LJ High-Density Programmable Logic
ISPLSI1032E-80LT In-System Programmable High Density PLD
ISPLSI1032E-80LT High-Density Programmable Logic
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ISPLSI1032-90LT/833 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:In-System Programmable High Density PLD
ISPLSI1032-90LTI 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:In-System Programmable High Density PLD
ISPLSI1032E 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:In-System Programmable High Density PLD
ISPLSI1032E_06 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:In-System Programmable High Density PLD
ISPLSI1032E100LJ 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Electrically-Erasable Complex PLD