參數(shù)資料
型號(hào): ISL6610AIRZ
廠商: INTERSIL CORP
元件分類: MOSFETs
英文描述: Dual Synchronous Rectified MOSFET Drivers
中文描述: 4 A BUF OR INV BASED MOSFET DRIVER, PQCC16
封裝: 4 X 4 MM, ROHS COMPLIANT, PLASTIC, MO-220VGGC, QFN-16
文件頁數(shù): 8/11頁
文件大?。?/td> 279K
代理商: ISL6610AIRZ
8
FN6395.0
November 22, 2006
Application Information
MOSFET and Driver Selection
The parasitic inductances of the PCB and of the power
devices’ packaging (both upper and lower MOSFETs) can
cause serious ringing, exceeding absolute maximum rating
of the devices. The negative ringing at the edges of the
PHASE node could increase the bootstrap capacitor voltage
through the internal bootstrap diode, and in some cases, it
may overstress the upper MOSFET driver. Careful layout,
proper selection of MOSFETs and packaging, as well as the
proper driver can go a long way toward minimizing such
unwanted stress.
The selection of D
2
-PAK, or D-PAK packaged MOSFETs, is
a much better match (for the reasons discussed) for the
ISL6610A with a phase resistor, as shown in Figure 5. Low-
profile MOSFETs, such as Direct FETs and multi-SOURCE
leads devices (SO-8, LFPAK, PowerPAK), have low parasitic
lead inductances and can be driven by either ISL6610 or
ISL6610A (assuming proper layout design). The ISL6610,
missing the 3
Ω
integrated BOOT resistor, typically yields
slightly higher efficiency than the ISL6610A.
Layout Considerations
A good layout helps reduce the ringing on the switching
node (PHASE) and significantly lower the stress applied to
the output drives. The following advice is meant to lead to an
optimized layout and performance:
Keep decoupling loops (VCC-GND, PVCC-PGND and
BOOT-PHASE) short and wide, at least 25 mils. Avoid
using vias on decoupling components other than their
ground terminals, which should be on a copper plane with
at least two vias.
Minimize trace inductance, especially on low-impedance
lines. All power traces (UGATE, PHASE, LGATE, PGND,
PVCC, VCC, GND) should be short and wide, at least 25
mils. Try to place power traces on a single layer,
otherwise, two vias on interconnection are preferred
where possible. For no connection (NC) pins on the QFN
part, connect it to the adjacent net (LGATE2/PHASE2) can
reduce trace inductance.
Shorten all gate drive loops (UGATE-PHASE and LGATE-
PGND) and route them closely spaced.
Minimize the inductance of the PHASE node. Ideally, the
source of the upper and the drain of the lower MOSFET
should be as close as thermally allowable.
Minimize the current loop of the output and input power
trains. Short the source connection of the lower MOSFET
to ground as close to the transistor pin as feasible. Input
capacitors (especially ceramic decoupling) should be
placed as close to the drain of upper and source of lower
MOSFETs as possible.
Avoid routing relatively high impedance nodes (such as
PWM and ENABLE lines) close to high dV/dt UGATE and
PHASE nodes.
In addition, connecting the thermal pad of the QFN package
to the power ground through multiple vias, or placing a low
noise copper plane (such as power ground) underneath the
SOIC part is recommended. This is to improve heat
dissipation and allow the part to achieve its full thermal
potential.
Upper MOSFET Self Turn-On Effects At Startup
Should the driver have insufficient bias voltage applied, its
outputs are floating. If the input bus is energized at a high
dV/dt rate while the driver outputs are floating, due to the
self-coupling via the internal C
GD
of the MOSFET, the
UGATE could momentarily rise up to a level greater than the
threshold voltage of the MOSFET. This could potentially turn
on the upper switch and result in damaging inrush energy.
FIGURE 3. TYPICAL UPPER-GATE DRIVE TURN-ON PATH
FIGURE 4. TYPICAL LOWER-GATE DRIVE TURN-ON PATH
FIGURE 5. PHASE RESISTOR TO MINIMIZE SERIOUS
NEGATIVE PHASE SPIKE
Q1
D
S
G
R
GI1
R
G1
BOOT
R
HI1
C
DS
C
GS
C
GD
R
LO1
PHASE
PVCC
UGATE
PVCC
Q2
D
S
G
R
GI2
R
G2
R
HI2
C
DS
C
GS
C
GD
R
LO2
GND
LGATE
Q1
D
S
G
R
PH
=1-2
Ω
BOOT
R
HI1
R
LO1
PHASE
PVCC
UGATE
ISL6610, ISL6610A
相關(guān)PDF資料
PDF描述
ISL6610CBZ Dual Synchronous Rectified MOSFET Drivers
ISL6610CRZ Dual Synchronous Rectified MOSFET Drivers
ISL6610IBZ Dual Synchronous Rectified MOSFET Drivers
ISL6610IRZ Dual Synchronous Rectified MOSFET Drivers
ISL6613A Advanced Synchronous Rectified Buck MOSFET Drivers with Pre-POR OVP(帶Pre-POR過壓保護(hù)的高級(jí)同步整流降壓MOSFET驅(qū)動(dòng)器)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ISL6610AIRZ-T 功能描述:IC MOSFET DRVR DUAL SYNC 16-QFN RoHS:是 類別:集成電路 (IC) >> PMIC - MOSFET,電橋驅(qū)動(dòng)器 - 外部開關(guān) 系列:- 標(biāo)準(zhǔn)包裝:6,000 系列:*
ISL6610CBZ 功能描述:IC MOSFET DRVR DUAL SYNC 14-SOIC RoHS:是 類別:集成電路 (IC) >> PMIC - MOSFET,電橋驅(qū)動(dòng)器 - 外部開關(guān) 系列:- 標(biāo)準(zhǔn)包裝:6,000 系列:*
ISL6610CBZ-T 功能描述:IC MOSFET DRVR DUAL SYNC 14-SOIC RoHS:是 類別:集成電路 (IC) >> PMIC - MOSFET,電橋驅(qū)動(dòng)器 - 外部開關(guān) 系列:- 標(biāo)準(zhǔn)包裝:6,000 系列:*
ISL6610CRZ 功能描述:IC MOSFET DRVR DUAL SYNC 16-QFN RoHS:是 類別:集成電路 (IC) >> PMIC - MOSFET,電橋驅(qū)動(dòng)器 - 外部開關(guān) 系列:- 標(biāo)準(zhǔn)包裝:50 系列:- 配置:高端 輸入類型:非反相 延遲時(shí)間:200ns 電流 - 峰:250mA 配置數(shù):1 輸出數(shù):1 高端電壓 - 最大(自引導(dǎo)啟動(dòng)):600V 電源電壓:12 V ~ 20 V 工作溫度:-40°C ~ 125°C 安裝類型:通孔 封裝/外殼:8-DIP(0.300",7.62mm) 供應(yīng)商設(shè)備封裝:8-DIP 包裝:管件 其它名稱:*IR2127
ISL6610CRZ-T 功能描述:IC MOSFET DRVR DUAL SYNC 16-QFN RoHS:是 類別:集成電路 (IC) >> PMIC - MOSFET,電橋驅(qū)動(dòng)器 - 外部開關(guān) 系列:- 標(biāo)準(zhǔn)包裝:6,000 系列:*