參數(shù)資料
型號: ISL6271A
廠商: Intersil Corporation
英文描述: Integrated XScale Regulator
中文描述: 綜合Xscale的調(diào)節(jié)
文件頁數(shù): 11/16頁
文件大?。?/td> 588K
代理商: ISL6271A
11
FN9171.1
VID and Slew Rate Program Register
In a typical XScale configuration, the processor’s “Power
Manager” will issue the voltage and slew rate commands to
the ISL6271A over its PWR_ I
2
C bus after the ISL6271A
acknowledges its address. The data byte is composed of two
pieces of ‘set’ information: The prescribed voltage level
embedded in bits D0-D3, and the prescribed transition slew
rate (from the previous voltage to the target voltage)
embedded in bits D4-D5. Each set of bits is transmitted MSB
first. This protocol is depicted in Figure 18.
Application Guidelines
Every effort should be made to place the ISL6271A as close
as possible to the processor, with the orientation favoring the
shortest voltage routing. The regulator input capacitors
should be located close to their respective input pins.
All output capacitors should be kept close to their respective
output pins with the ground pins connected immediately to
the ground plane. Care should be taken to avoid routing
sensitive, high impedance signals near the PHASE pin on
the controller, and the attendant PCB traces.
To minimize switching noise, it is important to keep the loop
area associated with the phase node and output filter as
short as possible. It is also important that the input voltage
decoupling capacitor C7 be located as close to the PVCC
pin as possible and that it has a low impedance return path
to the PGND pin. In general a good approach to layout is to
consider how switching current flows in a circuit, and to
minimize the loop area associated with this current. In the
case of the switching regulator, current flows from C7
through the internal upper P-MOSFET, to the load through
the output filter and back to the PGND pin.
To maximize the
effectiveness of any decoupling capacitor, minimize the
parasitic inductance between the capacitor and the circuit it
is decoupling.
Notice that Figure 19 illustrates the SIGNAL
ground with RED highlighting. All components associated
with these terminals should be tied together first. Be sure to
make only one connection between this net and the PGND
pin to avoid ground loops and noise injection points into
sensitive analog circuitry.
FIGURE 18. INTERFACE BIT DEFINITION AND PROTOCOL
S
0
0 0
1
A3 A2 A1 A0
1 0
0
0 0
W
S
0
A6 A5 A4 A3 A2 A1 A0 W A
0 0
1
1 0
0
1
SLAVE ADDRESS
COMMAND BYTE
START
P
0
ASTOP
D0
D1
D2
D3
D4
D5
X
VOLTAGE
SET
SLEW
X
I
2
C SEND BYTE PROTOCOL
I
2
C RECEIVE BYTE PROTCOL
DATA BYTE
SLAVE ADDRESS
START
0
A
A6 A5
A4
D0
D6
D7
A STOP
1
P
D1
D2
D3
D4
D5
FIGURE 19. TYPICAL APPLICATION CIRCUIT
L1
4.7μH
Rcomp, 50K
C5
2.2μF
X5R
C8
2.2μF
X5R
EN
BFLT#
SDA/VID1
SCL/VID0
VSRAM
VPLL
FB
VOUT
PHASE
PVCC
LVCC
C4
10nF
X7R
SOFT
GND
C2
5k
BBAT
VCC
COIN CELL
BACK-UP
PGOOD
BBAT
PGND
VID2
VID3
VCC
VIDEN
Single point connection
between PGND and GND pins
Power ground. Minimize the loop area associated
with L1, C6 and the PHASE and PGND pins.
REG. EN
FAULT
PWR_I2C
VCC_SRAM
VCC_PLL
VCC_CORE
C3
Li-ion
4.2V
TO
2.60V
R7, 10
C7
10μF
XScale μP
{
ISL6271A
1.8V
OR 2.5V
C6
10μF
X5R
5k
5k
0.1μF
2.2μF
ISL6271A
相關PDF資料
PDF描述
ISL6271ACR Integrated XScale Regulator
ISL6271ACR-T Integrated XScale Regulator
ISL6293 Dual Positive-Edge-Triggered D-Type Flip-Flops With Clear and Preset 14-SOIC -40 to 85
ISL6293-2CR Dual Positive-Edge-Triggered D-Type Flip-Flops With Clear and Preset 14-SOIC -40 to 85
ISL6293-2CR-T Dual Positive-Edge-Triggered D-Type Flip-Flops With Clear and Preset 14-PDIP -40 to 85
相關代理商/技術(shù)參數(shù)
參數(shù)描述
ISL6271ACR 功能描述:IC REG PMIC 1BUCK 2LDO 20-QFN RoHS:否 類別:集成電路 (IC) >> PMIC - 電源管理 - 專用 系列:- 應用說明:Ultrasound Imaging Systems Application Note 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:37 系列:- 應用:醫(yī)療用超聲波成像,聲納 電流 - 電源:- 電源電壓:2.37 V ~ 6 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:56-WFQFN 裸露焊盤 供應商設備封裝:56-TQFN-EP(8x8) 包裝:管件
ISL6271ACR-T 功能描述:IC PMIC XSCALE PROCESSOR 20-QFN RoHS:否 類別:集成電路 (IC) >> PMIC - 電源管理 - 專用 系列:- 應用說明:Ultrasound Imaging Systems Application Note 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:37 系列:- 應用:醫(yī)療用超聲波成像,聲納 電流 - 電源:- 電源電壓:2.37 V ~ 6 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:56-WFQFN 裸露焊盤 供應商設備封裝:56-TQFN-EP(8x8) 包裝:管件
ISL6271ACRZ 功能描述:直流/直流開關調(diào)節(jié)器 LD PLL & SRAMG FOR I NTEL PROCESSORS IBM RoHS:否 制造商:International Rectifier 最大輸入電壓:21 V 開關頻率:1.5 MHz 輸出電壓:0.5 V to 0.86 V 輸出電流:4 A 輸出端數(shù)量: 最大工作溫度: 安裝風格:SMD/SMT 封裝 / 箱體:PQFN 4 x 5
ISL6271ACRZ-T 功能描述:直流/直流開關調(diào)節(jié)器 LD PLL & SRAMG FOR I NTEL PROCESSORS IBM RoHS:否 制造商:International Rectifier 最大輸入電壓:21 V 開關頻率:1.5 MHz 輸出電壓:0.5 V to 0.86 V 輸出電流:4 A 輸出端數(shù)量: 最大工作溫度: 安裝風格:SMD/SMT 封裝 / 箱體:PQFN 4 x 5
ISL6271AEVAL1 功能描述:EVALUATION BOARD FOR ISL6271A RoHS:否 類別:編程器,開發(fā)系統(tǒng) >> 評估板 - DC/DC 與 AC/DC(離線)SMPS 系列:- 產(chǎn)品培訓模塊:Obsolescence Mitigation Program 標準包裝:1 系列:True Shutdown™ 主要目的:DC/DC,步升 輸出及類型:1,非隔離 功率 - 輸出:- 輸出電壓:- 電流 - 輸出:1A 輸入電壓:2.5 V ~ 5.5 V 穩(wěn)壓器拓撲結(jié)構(gòu):升壓 頻率 - 開關:3MHz 板類型:完全填充 已供物品:板 已用 IC / 零件:MAX8969