參數(shù)資料
型號(hào): ICS507-01-DPK
英文描述: PECL Clock Synthesizer
中文描述: PECL的時(shí)鐘合成器
文件頁(yè)數(shù): 3/5頁(yè)
文件大?。?/td> 49K
代理商: ICS507-01-DPK
ICS507-01/02
PECL Clock Synthesizer
MDS 507 C
Integrated Circuit Systems, Inc. 525 Race Street San Jose CA 95126 (408)295-9800tel www.icst.com
3
Revision 042600
Printed 11/13/00
Parameter
ABSOLUTE MAXIMUM RATINGS (stresses be ond these can permanentl damage the device)
Supply Voltage, VDD
Referenced to GND
Inputs
Referenced to GND
Clock Output
Referenced to GND
Ambient Operating Temperature
ICS507M-0x
ICS507M-0xI
Soldering Temperature
Max of 20 seconds
Storage temperature
DC CHARACTERISTICS (VDD = 5.0 V unless otherwise noted)
Operating Voltage, VDD
Input High Voltage, VIH
ICLK only
Input Low Voltage, VIL
ICLK only
Input High Voltage, VIH
S0, S1
Input Low Voltage, VIL
S0, S1
Output High Voltage, VOH
Note 2
Output Low Voltage, VOL
Note 2
IDD Operating Suppl Current, note 3
No Load, 155.52MHz
Internal Cr stal Capacitance, X1 and X2
Pins 1, 8
Input Capacitance
S0, S1
AC CHARACTERISTICS (VDD = 5.0 V unless otherwise noted)
Input Crystal Frequency
Input Clock Frequency
Output Frequency, ICS507-01
0 to 70°C VDD = 5.0 V
0 to 70°C VDD = 3.3 V
Output Frequency, ICS507-01I
-40 to 85°C VDD = 3.3 V or 5.0 V
Output Frequency, ICS507-02I
0 to 70°C VDD = 5.0 V
0 to 70°C VDD = 3.3 V
-40 to 85°C VDD = 3.3 V or 5.0 V
Output Clock Duty Cycle
PLL Bandwidth
Absolute Clock Period Jitter
Deviation from mean
One Sigma Clock Period Jitter
Conditions
Minimum
Typical
Maximum
Units
7
V
V
V
°C
°C
°C
°C
-0.5
-0.5
0
-40
VDD+0.5
VDD+0.5
70
85
260
150
-65
3.0
5.5
V
V
V
V
V
V
V
VDD/2 + 1
VDD/2
VDD/2
VDD/2-1
VDD-0.5
VDD+0.5
VDD-1.2
VDD-2.0
67
26
4
mA
pF
pF
5
5
10
10
10
125
125
125
49
10
27
52
200
156
125
200
200
160
51
MH z
MH z
MH z
MH z
MH z
MH z
MH z
MH z
%
kHz
ps
ps
±75
20
Electrical Specifications
Notes:
1) All typical values are at 5.0 V and 25°C unless otherwise noted.
2) VOH and VOL can be set by the external resistor values on the PECL outputs.
3) IDD includes the current through the external resistors, which can be modified.
4) The phase relationship between input and output can change at power up. For a fixed phase relationship, see one of the
ICS zero delay buffers.
相關(guān)PDF資料
PDF描述
ICS507-01-DSW PECL Clock Synthesizer
ICS507-01-DWF PECL Clock Synthesizer
ICS9250YF-33-T 200 MHz, PROC SPECIFIC CLOCK GENERATOR, PDSO56
ICS93776 Low Cost DDR Phase Lock Loop Zero Delay Buffer
IDB31 34 V, SILICON TRIGGER SWITCH, TO-236AB
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ICS507-01-DSW 制造商:ICS 制造商全稱:ICS 功能描述:PECL Clock Synthesizer
ICS507-01-DWF 制造商:ICS 制造商全稱:ICS 功能描述:PECL Clock Synthesizer
ICS507M-01 功能描述:IC CLOCK SYNTHESIZER PECL 16SOIC RoHS:否 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 產(chǎn)品變化通告:Product Discontinuation 04/May/2011 標(biāo)準(zhǔn)包裝:96 系列:- 類型:時(shí)鐘倍頻器,零延遲緩沖器 PLL:帶旁路 輸入:LVTTL 輸出:LVTTL 電路數(shù):1 比率 - 輸入:輸出:1:8 差分 - 輸入:輸出:無(wú)/無(wú) 頻率 - 最大:133.3MHz 除法器/乘法器:是/無(wú) 電源電壓:3 V ~ 3.6 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-TSSOP 包裝:管件 其它名稱:23S08-5HPGG
ICS507M-01I 功能描述:IC CLOCK SYNTHESIZER PECL 16SOIC RoHS:否 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 產(chǎn)品變化通告:Product Discontinuation 04/May/2011 標(biāo)準(zhǔn)包裝:96 系列:- 類型:時(shí)鐘倍頻器,零延遲緩沖器 PLL:帶旁路 輸入:LVTTL 輸出:LVTTL 電路數(shù):1 比率 - 輸入:輸出:1:8 差分 - 輸入:輸出:無(wú)/無(wú) 頻率 - 最大:133.3MHz 除法器/乘法器:是/無(wú) 電源電壓:3 V ~ 3.6 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-TSSOP 包裝:管件 其它名稱:23S08-5HPGG
ICS507M-01ILF 功能描述:IC CLOCK SYNTHESIZER PECL 16SOIC RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 類型:時(shí)鐘/頻率合成器,扇出分配 PLL:- 輸入:- 輸出:- 電路數(shù):- 比率 - 輸入:輸出:- 差分 - 輸入:輸出:- 頻率 - 最大:- 除法器/乘法器:- 電源電壓:- 工作溫度:- 安裝類型:表面貼裝 封裝/外殼:56-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:56-VFQFP-EP(8x8) 包裝:帶卷 (TR) 其它名稱:844S012AKI-01LFT